

# AD5245

# 256-Position I<sup>2</sup>C-Compatible Digital Potentiometer

#### **FEATURES**

- ▶ 256-position
- End-to-end resistance 5 kΩ, 10 kΩ, 50 kΩ, 100 kΩ
- Compact SOT-23-8 (2.9 mm × 3 mm) package
- Fast settling time:  $t_s = 5 \ \mu s$  typ on power-up
- ► Full read/write of wiper register
- Power-on preset to midscale
- Extra package address decode pin AD0
- Computer software replaces microcontroller in factory programming applications
- ► Single supply: 2.7 V to 5.5 V
- ▶ Low temperature coefficient 45 ppm/°C
- ▶ Low power: I<sub>DD</sub> = 8 µA
- ▶ Wide operating temperature: -40°C to +125°C
- Evaluation board available

#### **APPLICATIONS**

- Mechanical potentiometer replacement in new designs
- LCD panel V<sub>COM</sub> adjustment
- LCD panel brightness and contrast control
- Transducer adjustment of pressure, temperature, position, chemical, and optical sensors
- RF amplifier biasing
- Automotive electronics adjustment
- Gain control and offset adjustment

#### **GENERAL DESCRIPTION**

The AD5245 provides a compact 2.9 mm × 3 mm packaged solution for 256-position adjustment applications. These devices perform the same electronic adjustment function as mechanical potentiometers or variable resistors, with enhanced resolution, solid-state reliability, and superior low temperature coefficient performance.

The wiper settings are controllable through an I<sup>2</sup>C-compatible digital interface, which can also be used to read back the wiper register content. AD0 can be used to place up to two devices on the same bus. Command bits are available to reset the wiper position to midscale or to shut down the device into a state of zero power consumption.

Operating from a 2.7 V to 5.5 V power supply and consuming less than 8  $\mu$ A allows usage in portable battery-operated applications.

Note that the terms digital potentiometer, VR, and RDAC are used interchangeably.

#### Rev. C



## TECHNICAL SUPPORT

Information furnished by Analog Devices is believed to be accurate and reliable "as is". However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### FUNCTIONAL BLOCK DIAGRAM



## TABLE OF CONTENTS

| Features                                    | 1  |
|---------------------------------------------|----|
| Applications                                | 1  |
| Functional Block Diagram                    | 1  |
| General Description                         | 1  |
| Specifications                              |    |
| Electrical Characteristics                  |    |
| Timing Characteristics                      | 5  |
| Absolute Maximum Ratings                    | 7  |
| Thermal Resistance                          | 7  |
| Electrostatic Discharge (ESD) Ratings       | 7  |
| ESD Caution                                 | 7  |
| Pin Configuration and Function Descriptions | 8  |
| Typical Performance Characteristics         | 9  |
| Test Circuits                               | 13 |
|                                             |    |

| Theory of Operation                           | 14 |
|-----------------------------------------------|----|
| Programming the Variable Resistor             | 14 |
| Programming the Potentiometer Divider         | 14 |
| ESD Protection                                | 15 |
| Terminal Voltage Operating Range              | 15 |
| Power-Up Sequence                             | 15 |
| Layout and Power Supply Bypassing             | 15 |
| Constant Bias to Retain Resistance Setting .  | 15 |
| Evaluation Board                              | 16 |
| I <sup>2</sup> C Interface                    | 17 |
| I <sup>2</sup> C-Compatible 2-Wire Serial Bus | 17 |
| Outline Dimensions                            | 19 |
| Ordering Guide                                | 19 |
| Evaluation Boards                             | 19 |
|                                               |    |

## **REVISION HISTORY**

## 5/2022—Rev. B to Rev. C

| Deleted Pin Configuration Section and Figure 2; Renumbered Sequentially                                                               | 1    |
|---------------------------------------------------------------------------------------------------------------------------------------|------|
| Changed 0x80 to Midscale, 0xFF to Full Scale, 0x00 to Zero Scale, and V <sub>DD RANGE</sub> to V <sub>DD</sub> Throughout,<br>Table 1 | 3    |
| Changed 0x80 to Midscale, 0xFF to Full Scale, 0x00 to Zero Scale, and V <sub>DD RANGE</sub> to V <sub>DD</sub> Throughout,<br>Table 2 | 4    |
| Changes to Bandwidth -3 dB Parameter, Table 2                                                                                         | 4    |
| Added Timing Diagram Section                                                                                                          | 6    |
| Moved Figure 2                                                                                                                        | 6    |
| Deleted Thermal Resistance $\theta_{JA}$ : SOT-23-8 Parameter and Note 2, Table 4; Renumbered Sequentially                            | 7    |
| Added Thermal Resistance Section and Table 5; Renumbered Sequentially                                                                 | 7    |
| Added Electrostatic Discharge (ESD) Ratings Section                                                                                   | 7    |
| Added ESD Ratings for AD5245 Section and Table 6                                                                                      | 7    |
| Changes to Figure 18, Figure 19, Figure 20, and Figure 21                                                                             | . 11 |
| Changes to Figure 27 Caption                                                                                                          | 12   |
| Changes to Rheostat Operation Section, Table 8, and Table 9                                                                           | 14   |
| Updated Outline Dimensions                                                                                                            | 19   |
| Changes to Ordering Guide                                                                                                             | 19   |
| Changes to Evaluation Boards                                                                                                          | 19   |

# **ELECTRICAL CHARACTERISTICS**

#### $5 \ k\Omega$ Version

 $V_{DD}$  = 5 V ± 10% or 3 V ± 10%,  $V_A$  =  $V_{DD}$ ,  $V_B$  = 0 V, -40°C <  $T_A$  < +125°C, unless otherwise noted.

| Parameter                                       | Symbol                                           | Conditions                                            | Min  | Typ <sup>1</sup> | Мах             | Unit   |
|-------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|------|------------------|-----------------|--------|
| DC CHARACTERISTICS—RHEOSTAT MODE                |                                                  |                                                       |      |                  |                 |        |
| Resistor Differential Nonlinearity <sup>2</sup> | R-DNL                                            | $R_{WB}$ , $V_A$ = no connect                         | -1.5 | ±0.1             | +1.5            | LSB    |
| Resistor Integral Nonlinearity <sup>2</sup>     | R-INL                                            | $R_{WB}$ , $V_A$ = no connect                         | -4   | ±0.75            | +4              | LSB    |
| Nominal Resistor Tolerance <sup>3</sup>         | ΔR <sub>AB</sub>                                 | T <sub>A</sub> = 25°C                                 | -30  |                  | +30             | %      |
| Resistance Temperature Coefficient              | $(\Delta R_{AB}/R_{AB})/\Delta T \times 10^{6}$  | $V_{AB} = V_{DD}$ , wiper = no connect                |      | 45               |                 | ppm/°C |
| Wiper Resistance                                | R <sub>W</sub>                                   |                                                       |      | 50               | 120             | Ω      |
| DC CHARACTERISTICS—POTENTIOMETER DIVID-         |                                                  |                                                       |      |                  |                 |        |
| ER MODE (Specifications Apply to All VRs)       |                                                  |                                                       |      |                  |                 |        |
| Differential Nonlinearity <sup>4</sup>          | DNL                                              |                                                       | -1.5 | ±0.1             | +1.5            | LSB    |
| Integral Nonlinearity <sup>4</sup>              | INL                                              |                                                       | -1.5 | ±0.6             | +1.5            | LSB    |
| Voltage Divider Temperature Coefficient         | $(\Delta V_W/V_W)/\Delta T \times 10^6$          | Code = midscale                                       |      | 15               |                 | ppm/°C |
| Full-Scale Error                                | V <sub>WFSE</sub>                                | Code = full scale                                     | -6   | -2.5             | 0               | LSB    |
| Zero-Scale Error                                | V <sub>WZSE</sub>                                | Code = zero scale                                     | 0    | 2                | 6               | LSB    |
| RESISTOR TERMINALS                              |                                                  |                                                       |      |                  |                 |        |
| Voltage Range <sup>5</sup>                      | V <sub>A</sub> , V <sub>B</sub> , V <sub>W</sub> |                                                       | GND  |                  | V <sub>DD</sub> | V      |
|                                                 |                                                  | f = 1 MHz, measured to GND, code = mid-               |      |                  |                 |        |
| Capacitance A, B <sup>6</sup>                   | C <sub>A</sub> , C <sub>B</sub>                  | scale                                                 |      | 90               |                 | pF     |
|                                                 |                                                  | f = 1 MHz, measured to GND, code = mid-               |      |                  |                 |        |
| Capacitance W <sup>6</sup>                      | C <sub>W</sub>                                   | scale                                                 |      | 95               |                 | pF     |
| Shutdown Supply Current <sup>7</sup>            | I <sub>A_SD</sub>                                | V <sub>DD</sub> = 5.5 V                               |      | 0.01             | 1               | μA     |
| Common-Mode Leakage                             | I <sub>CM</sub>                                  | $V_A = V_B = V_{DD}/2$                                |      | 1                |                 | nA     |
| DIGITAL INPUTS AND OUTPUTS                      |                                                  |                                                       |      |                  |                 |        |
| Input Logic High                                | VIH                                              | V <sub>DD</sub> = 5 V                                 | 2.4  |                  |                 | V      |
| Input Logic Low                                 | V <sub>IL</sub>                                  | V <sub>DD</sub> = 5 V                                 |      |                  | 0.8             | V      |
| Input Logic High                                | V <sub>IH</sub>                                  | V <sub>DD</sub> = 3 V                                 | 2.1  |                  |                 | V      |
| Input Logic Low                                 | V <sub>IL</sub>                                  | V <sub>DD</sub> = 3 V                                 |      |                  | 0.6             | V      |
| Input Current                                   | IL.                                              | V <sub>IN</sub> = 0 V or 5 V                          |      |                  | ±1              | μA     |
| Input Capacitance <sup>6</sup>                  | C <sub>IL</sub>                                  |                                                       |      | 5                |                 | pF     |
| POWER SUPPLIES                                  |                                                  |                                                       |      |                  |                 |        |
| Power Supply Range                              | V <sub>DD</sub>                                  |                                                       | 2.7  |                  | 5.5             | V      |
| Supply Current                                  | I <sub>DD</sub>                                  | $V_{IH} = 5 V \text{ or } V_{IL} = 0 V$               |      | 3                | 8               | μA     |
| Power Dissipation <sup>8</sup>                  | P <sub>DISS</sub>                                | $V_{IH} = 5 V \text{ or } V_{IL} = 0 V, V_{DD} = 5 V$ |      |                  | 44              | μW     |
| Power Supply Sensitivity                        | PSS                                              | $V_{DD}$ = +5 V ± 10%, code = midscale                |      | ±0.02            | ±0.05           | %/%    |

#### Table 1.

| Parameter                               | Symbol            | Conditions                                  | Min | Typ <sup>1</sup> | Мах | Unit   |
|-----------------------------------------|-------------------|---------------------------------------------|-----|------------------|-----|--------|
| DYNAMIC CHARACTERISTICS <sup>6, 9</sup> |                   |                                             |     |                  |     |        |
| Bandwidth –3 dB                         | BW_5K             | $R_{AB} = 5 k\Omega$ , code = midscale      |     | 1.2              |     | MHz    |
| Total Harmonic Distortion               | THD <sub>W</sub>  | $V_A$ = 1 V rms, $V_B$ = 0 V, f = 1 kHz     |     | 0.1              |     | %      |
| V <sub>W</sub> Settling Time            | t <sub>S</sub>    | $V_A$ = 5 V, $V_B$ = 0 V, ±1 LSB error band |     | 1                |     | μs     |
| Resistor Noise Voltage Density          | e <sub>N_WB</sub> | $R_{WB}$ = 2.5 k $\Omega$ , $R_{S}$ = 0     |     | 6                |     | nV/√Hz |

<sup>1</sup> Typical specifications represent average readings at 25°C and  $V_{DD}$  = 5 V.

<sup>2</sup> Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic.

<sup>3</sup>  $V_{AB} = V_{DD}$ , wiper ( $V_W$ ) = no connect.

<sup>4</sup> INL and DNL are measured at V<sub>W</sub> with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. V<sub>A</sub> = V<sub>DD</sub> and V<sub>B</sub> = 0 V. DNL specification limits of ±1 LSB maximum are guaranteed monotonic operating conditions.

<sup>5</sup> Resistor Terminals A, B, and W have no limitations on polarity with respect to each other.

<sup>6</sup> Guaranteed by design and not subject to production test.

<sup>7</sup> Measured at the A terminal. The A terminal is open circuited in shutdown mode.

<sup>8</sup> P<sub>DISS</sub> is calculated from (I<sub>DD</sub> × V<sub>DD</sub>). CMOS logic level inputs result in minimum power dissipation.

<sup>9</sup> All dynamic characteristics use  $V_{DD}$  = 5 V.

#### 10 k\Omega, 50 k\Omega, 100 k\Omega Versions

 $V_{DD}$  = 5 V ± 10% or 3 V ± 10%,  $V_A$  =  $V_{DD}$ ,  $V_B$  = 0 V, -40°C <  $T_A$  < +125°C, unless otherwise noted.

#### Table 2.

| Min       | Typ <sup>1</sup> | Max      | Unit   |
|-----------|------------------|----------|--------|
|           |                  |          |        |
| -1        | ±0.1             | +1       | LSB    |
| -2        | ±0.25            | +2       | LSB    |
| -30       |                  | +30      | %      |
| ect       | 45               |          | ppm/°C |
|           | 50               | 120      | Ω      |
|           |                  |          |        |
| -1        | ±0.1             | +1       | LSB    |
| -1        | ±0.3             | +1       | LSB    |
|           | 15               |          | ppm/°C |
| -3        | -1               | 0        | LSB    |
| 0         | 1                | 3        | LSB    |
|           |                  |          |        |
| GND       |                  | $V_{DD}$ | V      |
| D, code = | 90               |          | pF     |
| D, code = | 95               |          | pF     |
|           | 0.01             | 1        | μA     |
|           | 1                |          | nA     |
|           |                  |          |        |

analog.com

Table 2.

| Parameter                                                           | Symbol            | Conditions                                                           | Min                                                   | Typ <sup>1</sup> | Max   | Unit   |
|---------------------------------------------------------------------|-------------------|----------------------------------------------------------------------|-------------------------------------------------------|------------------|-------|--------|
| Input Logic High                                                    | V <sub>IH</sub>   | V <sub>DD</sub> = 5 V                                                | 2.4                                                   |                  |       | V      |
| Input Logic Low                                                     | V <sub>IL</sub>   | V <sub>DD</sub> = 5 V                                                |                                                       |                  | 0.8   | V      |
| Input Logic High                                                    | VIH               | V <sub>DD</sub> = 3 V                                                | 2.1                                                   |                  |       | V      |
| Input Logic Low                                                     | V <sub>IL</sub>   | V <sub>DD</sub> = 3 V                                                |                                                       |                  | 0.6   | V      |
| Input Current                                                       | I <sub>IL</sub>   | V <sub>IN</sub> = 0 V or 5 V                                         |                                                       |                  | ±1    | μA     |
| Input Capacitance <sup>6</sup>                                      | C <sub>IL</sub>   |                                                                      |                                                       | 5                |       | pF     |
| POWER SUPPLIES                                                      |                   |                                                                      |                                                       |                  |       |        |
| Power Supply Range                                                  | V <sub>DD</sub>   |                                                                      | 2.7                                                   |                  | 5.5   | V      |
| Supply Current                                                      | I <sub>DD</sub>   | $V_{IH} = 5 V \text{ or } V_{IL} = 0 V$                              | 3                                                     |                  | 8     | μA     |
| Power Dissipation <sup>7</sup>                                      | P <sub>DISS</sub> | $V_{IH} = 5 V \text{ or } V_{IL} = 0 V, V_{DD} = 5 V$                | $V_{IH} = 5 V \text{ or } V_{IL} = 0 V, V_{DD} = 5 V$ |                  | 44    | μW     |
| Power Supply Sensitivity                                            | PSS               | $V_{DD}$ = 5 V ± 10%, code = midscale                                | ±0.02 ±0.0                                            |                  | ±0.05 | %/%    |
| DYNAMIC CHARACTERISTICS <sup>6, 8</sup>                             |                   |                                                                      |                                                       |                  |       |        |
| Bandwidth –3 dB                                                     | BW                | $R_{AB}$ = 10 k $\Omega$ , code = midscale                           |                                                       | 600              |       | kHz    |
|                                                                     |                   | $R_{AB}$ = 50 k $\Omega$ , code = midscale                           |                                                       | 100              |       | kHz    |
|                                                                     |                   | $R_{AB}$ = 100 k $\Omega$ , code = midscale                          |                                                       | 40               |       | kHz    |
| Total Harmonic Distortion                                           | THD <sub>W</sub>  | $V_A$ = 1 V rms, $V_B$ = 0 V, f = 1 kHz, $R_{AB}$<br>= 10 k $\Omega$ |                                                       | 0.1              |       | %      |
| $V_W$ Settling Time (10 k $\Omega$ /50 k $\Omega$ /100 k $\Omega$ ) | ts                | $V_A = 5 V$ , $V_B = 0 V$ , ±1 LSB error band                        | nd 2                                                  |                  |       | μs     |
| Resistor Noise Voltage Density                                      | e <sub>N_WB</sub> | $R_{WB}$ = 5 k $\Omega$ , $R_S$ = 0                                  |                                                       | 9                |       | nV/√H: |

<sup>1</sup> Typical specifications represent average readings at 25°C and  $V_{DD}$  = 5 V.

<sup>2</sup> Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic.

<sup>3</sup>  $V_{AB} = V_{DD}$ , wiper (V<sub>W</sub>) = no connect.

<sup>4</sup> INL and DNL are measured at V<sub>W</sub> with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. V<sub>A</sub> = V<sub>DD</sub> and V<sub>B</sub> = 0 V. DNL specification limits of ±1 LSB maximum are guaranteed monotonic operating conditions.

<sup>5</sup> Resistor Terminals A, B, W have no limitations on polarity with respect to each other.

<sup>6</sup> Guaranteed by design and not subject to production test.

 $^7$  P<sub>DISS</sub> is calculated from (I<sub>DD</sub> × V<sub>DD</sub>). CMOS logic level inputs result in minimum power dissipation.

<sup>8</sup> All dynamic characteristics use  $V_{DD}$  = 5 V.

#### TIMING CHARACTERISTICS

#### 5 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , 100 k $\Omega$ Versions

 $V_{DD}$  = 5 V ± 10% or 3 V ± 10%,  $V_A$  =  $V_{DD}$ ,  $V_B$  = 0 V, -40°C <  $T_A$  < +125°C, unless otherwise noted.

| Table 3.                                                                                                 |                  |                                                        |     |                  |     |      |
|----------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------|-----|------------------|-----|------|
| Parameter                                                                                                | Symbol           | Conditions                                             | Min | Typ <sup>1</sup> | Мах | Unit |
| I <sup>2</sup> C INTERFACE TIMING CHARACTERISTICS <sup>2, 3, 4</sup> (Specifications Apply to All Parts) |                  |                                                        |     |                  |     |      |
| SCL Clock Frequency                                                                                      | f <sub>SCL</sub> |                                                        |     |                  | 400 | kHz  |
| t <sub>BUF</sub> Bus Free Time Between STOP and START                                                    | t <sub>1</sub>   |                                                        | 1.3 |                  |     | μs   |
| t <sub>HD;STA</sub> Hold Time (Repeated START)                                                           | t <sub>2</sub>   | After this period, the first clock pulse is generated. | 0.6 |                  |     | μs   |
| t <sub>LOW</sub> Low Period of SCL Clock                                                                 | t <sub>3</sub>   |                                                        | 1.3 |                  |     | μs   |
| t <sub>HIGH</sub> High Period of SCL Clock                                                               | t <sub>4</sub>   |                                                        | 0.6 |                  |     | μs   |

#### analog.com

#### Table 3.

| Parameter                                                   | Symbol          | Conditions | Min | Typ <sup>1</sup> | Max | Unit |
|-------------------------------------------------------------|-----------------|------------|-----|------------------|-----|------|
| t <sub>SU;STA</sub> Setup Time for Repeated START Condition | t <sub>5</sub>  |            | 0.6 |                  |     | μs   |
| t <sub>HD;DAT</sub> Data Hold Time                          | t <sub>6</sub>  |            |     |                  | 0.9 | μs   |
| t <sub>SU;DAT</sub> Data Setup Time                         | t <sub>7</sub>  |            | 100 |                  |     | ns   |
| ${\rm t}_{\rm F}$ Fall Time of Both SDA and SCL Signals     | t <sub>8</sub>  |            |     |                  | 300 | ns   |
| t <sub>R</sub> Rise Time of Both SDA and SCL Signals        | t <sub>9</sub>  |            |     |                  | 300 | ns   |
| t <sub>SU;STO</sub> Setup Time for STOP Condition           | t <sub>10</sub> |            | 0.6 |                  |     | μs   |

<sup>1</sup> Typical specifications represent average readings at 25°C and  $V_{DD}$  = 5 V.

<sup>2</sup> Guaranteed by design and not subject to production test.

<sup>3</sup> See timing diagram (Figure 2) for locations of measured values.

<sup>4</sup> Standard I<sup>2</sup>C mode operation guaranteed by design.

#### **Timing Diagram**



Figure 2. I<sup>2</sup>C Interface Detailed Timing Diagram

#### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 4.

| Parameter                                             | Value           |
|-------------------------------------------------------|-----------------|
| V <sub>DD</sub> to GND                                | –0.3 V to +7 V  |
| $V_A$ , $V_B$ , $V_W$ to GND                          | V <sub>DD</sub> |
| Terminal Current, A to B, A to W, B to W <sup>1</sup> |                 |
| Pulsed                                                | ±20 mA          |
| Continuous                                            | ±5 mA           |
| Digital Inputs and Output Voltage to GND              | 0 V to 7 V      |
| Operating Temperature Range                           | -40°C to +125°C |
| Maximum Junction Temperature (T <sub>JMAX</sub> )     | 150°C           |
| Storage Temperature Range                             | -65°C to +150°C |
| Lead Temperature (Soldering, 10 sec)                  | 245°C           |

<sup>1</sup> Maximum terminal current is bound by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.

#### Table 5. Thermal Resistance

| Package Type | $\theta_{JA}^{1}$ | Unit |
|--------------|-------------------|------|
| RJ-8         | 230               | °C/W |

<sup>1</sup> JEDEC 2S2P test board, still air (0 m/sec airflow).

#### **ELECTROSTATIC DISCHARGE (ESD) RATINGS**

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

Field induced charged device model (FICDM) and charged device model (CDM) per ANSI/ESDA/JEDEC JS-002.

## ESD Ratings for AD5245

#### Table 6. AD5245, 8-Lead SOT-23

| ESD Model | Withstand Threshold (V) | Class |
|-----------|-------------------------|-------|
| HBM       | 1500                    | 1C    |
| FICDM     | 1500                    | C3    |

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



#### Figure 3. Pin Configuration

#### Table 7. Pin Function Descriptions

| Pin No. | Mnemonic        | Description                                                             |
|---------|-----------------|-------------------------------------------------------------------------|
| 1       | W               | W Terminal. GND $\leq V_W \leq V_{DD}$ .                                |
| 2       | V <sub>DD</sub> | Positive Power Supply.                                                  |
| 3       | GND             | Digital Ground.                                                         |
| 4       | SCL             | Serial Clock Input. Positive edge triggered. Pull-up resistor required. |
| 5       | SDA             | Serial Data Input/Output. Pull-up resistor required.                    |
| 6       | AD0             | Programmable Address Bit 0 for Two-Device Decoding.                     |
| 7       | В               | B Terminal. GND $\leq V_B \leq V_{DD}$ .                                |
| 8       | A               | A Terminal. $\text{GND} \leq V_A \leq V_{\text{DD}}$ .                  |











Figure 6. INL vs. Code vs. Temperature,  $V_{DD}$  = 5 V



Figure 7. DNL vs. Code vs. Temperature,  $V_{DD}$  = 5 V



Figure 8. INL vs. Code vs. Supply Voltages



Figure 9. DNL vs. Code vs. Supply Voltages



Figure 10. R-INL vs. Code vs. Temperature, V<sub>DD</sub> = 5 V











Figure 13. Zero-Scale Error vs. Temperature



Figure 14. Supply Current vs. Temperature



Figure 15. Shutdown Current vs. Temperature



Figure 16. Rheostat Mode Tempco  ${\it \Delta R_{WB}}/{\it \Delta T}$  vs. Code



Figure 17. Potentiometer Mode Tempco  $\Delta V_{WB} / \Delta T$  vs. Code



Figure 18. Gain vs. Frequency vs. Code,  $R_{AB}$  = 5 k $\Omega$ 



Figure 19. Gain vs. Frequency vs. Code,  $R_{AB}$  = 10 k $\Omega$ 



Figure 20. Gain vs. Frequency vs. Code,  $R_{AB}$  = 50 k $\Omega$ 



Figure 21. Gain vs. Frequency vs. Code,  $R_{AB}$  = 100 k $\Omega$ 



Figure 22. –3 dB Bandwidth at Code = 0x80







Figure 24. I<sub>DD</sub> vs. Frequency



Figure 25. Large Signal Settling Time, Code 0xFF ≥ 0x00



Figure 26. Digital Feedthrough



Figure 27. Midscale Glitch, Code Transition from 0x80 to 0x7F

025

# TEST CIRCUITS

Figure 28 to Figure 34 illustrate the test circuits that define the test conditions used in the product specification tables (Table 1 through Table 3).



Figure 28. Test Circuit for Potentiometer Divider Nonlinearity Error (INL, DNL)



Figure 29. Test Circuit for Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL)



Figure 30. Test Circuit for Wiper Resistance



Figure 31. Test Circuit for Power Supply Sensitivity (PSS, PSSR)



Figure 32. Test Circuit for Gain vs. Frequency



Figure 33. Test Circuit for Incremental On Resistance



Figure 34. Test Circuit for Common-Mode Leakage Current

#### THEORY OF OPERATION

The AD5245 is a 256-position digitally controlled variable resistor (VR) device.

An internal power-on preset places the wiper at midscale during power-on, which simplifies the fault condition recovery at power-up.

#### PROGRAMMING THE VARIABLE RESISTOR

#### **Rheostat Operation**

The nominal resistance of the RDAC between Terminals A and B is available in 5 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ . The nominal resistance (R<sub>AB</sub>) of the VR has 256 contact points accessed by the wiper terminal, plus the B terminal contact. The 8-bit data in the RDAC latch is decoded to select one of the 256 possible settings.



Figure 35. Rheostat Mode Configuration

Assuming that a 10 kΩ part is used, the wiper's first connection starts at the B terminal for Data 0x00. Because there is a 50 Ω wiper contact resistance, such a connection yields a minimum of 100 Ω (2 × 50 Ω) resistance between Terminals W and B. The second connection is the first tap point, which corresponds to 139 Ω ( $R_{WB} = R_{AB}/256 + 2 \times R_W = 39 \Omega + 2 \times 50 \Omega$ ) for Data 0x01. The third connection is the next tap point, representing 178 Ω (2 × 39 Ω + 2 × 50 Ω) for Data 0x02, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at 10,061 Ω ( $R_{AB} - 1 LSB + 2 \times R_W$ ).



Figure 36. AD5245 Equivalent RDAC Circuit

The general equation determining the digitally programmed output resistance between W and B is

$$R_{WB}(D) = \frac{D}{256} \times R_{AB} + 2 \times R_W \tag{1}$$

where:

*D* is the decimal equivalent of the binary code loaded in the 8-bit RDAC register.

RAB is the end-to-end resistance.

 $R_W$  is the wiper resistance contributed by the on resistance of the internal switch.

In summary, if  $R_{AB}$  = 10 k $\Omega$  and the A terminal is open circuited, then the following output resistance  $R_{WB}$  is set for the indicated RDAC latch codes.

Table 8. Codes and Corresponding R<sub>WB</sub> Resistance

| D (Dec.) | R <sub>WB</sub> (Ω) | Output State                                               |
|----------|---------------------|------------------------------------------------------------|
| 255      | 10,061              | Full scale (R <sub>AB</sub> – 1 LSB + 2 × R <sub>W</sub> ) |
| 128      | 5100                | Midscale                                                   |
| 1        | 139                 | 1 LSB                                                      |
| 0        | 100                 | Zero scale (wiper contact resistance)                      |

Note that in the zero-scale condition, a finite wiper resistance of 100  $\Omega$  is present. Care should be taken to limit the current flow between W and B in this state to a maximum pulse current of no more than 20 mA. Otherwise, degradation or possible destruction of the internal switch contact can occur.

Similar to the mechanical potentiometer, the resistance of the RDAC between the Wiper W and Terminal A also produces a digitally controlled complementary resistance,  $R_{WA}$ . When these terminals are used, the B terminal can be opened. Setting the resistance value for  $R_{WA}$  starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value. The general equation for this operation is

$$R_{WA}(D) = \frac{256 - D}{256} \times R_{AB} + 2 \times R_W \tag{2}$$

For  $R_{AB}$  = 10 k $\Omega$  and the B terminal open circuited, the following output resistance  $R_{WA}$  is set for the indicated RDAC latch codes.

| D (Dec.) | R <sub>WA</sub> (Ω) | Output State |  |
|----------|---------------------|--------------|--|
| 255      | 139                 | Full scale   |  |
| 128      | 5100                | Midscale     |  |
| 1        | 10,061              | 1 LSB        |  |
| 0        | 10,100              | Zero scale   |  |

Typical device-to-device matching is process lot dependent and can vary by up to  $\pm 30\%$ . Because the resistance element is processed in thin film technology, the change in R<sub>AB</sub> with temperature has a very low 45 ppm/°C temperature coefficient.

# PROGRAMMING THE POTENTIOMETER DIVIDER

#### **Voltage Output Operation**

The digital potentiometer easily generates a voltage divider at wiper-to-B and wiper-to-A proportional to the input voltage at A to B. Unlike the polarity of  $V_{DD}$  to GND, which must be positive, voltage across A to B, W to A, and W to B can be at either polarity.

## THEORY OF OPERATION



Figure 37. Potentiometer Mode Configuration

If ignoring the effect of the wiper resistance for approximation, then connecting the A terminal to 5 V and the B terminal to ground produces an output voltage at the wiper-to-B starting at 0 V up to 1 LSB less than 5 V. Each LSB of voltage is equal to the voltage applied across Terminal A and B divided by the 256 positions of the potentiometer divider. The general equation defining the output voltage at  $V_W$  with respect to ground for any valid input voltage applied to Terminals A and B is

$$V_W(D) = \frac{D}{256}V_A + \frac{256 - D}{256}V_B$$
(3)

A more accurate calculation, which includes the effect of wiper resistance,  $V_W$ , is

$$V_W \left( D \right) = \frac{R_{WB}(D)}{R_{AB}} V_A + \frac{R_{WA}(D)}{R_{AB}} V_B \tag{4}$$

Operation of the digital potentiometer in the divider mode results in a more accurate operation over temperature. Unlike the rheostat mode, the output voltage is dependent mainly on the ratio of the internal resistors,  $R_{WA}$  and  $R_{WB}$ , not the absolute values. Therefore, the temperature drift reduces to 15 ppm/°C.

#### ESD PROTECTION

All digital inputs are protected with a series of input resistors and parallel Zener ESD structures, shown in Figure 38 and Figure 39. This applies to the digital input pins SDA, SCL, and AD0.



Figure 38. ESD Protection of Digital Pins



Figure 39. ESD Protection of Resistor Terminals

#### TERMINAL VOLTAGE OPERATING RANGE

The AD5245  $V_{DD}$  and GND power supply defines the boundary conditions for proper 3-terminal digital potentiometer operation. Supply signals present on Terminals A, B, and W that exceed  $V_{DD}$  or GND are clamped by the internal forward-biased diodes (see Figure 40).



Figure 40. Maximum Terminal Voltages Set by  $V_{DD}$  and GND

#### POWER-UP SEQUENCE

Because the ESD protection diodes limit the voltage compliance at Terminals A, B, and W (see Figure 40), it is important to power  $V_{DD}$  and GND before applying any voltage to Terminals A, B, and W; otherwise, the diode is forward biased such that  $V_{DD}$  is powered unintentionally and can affect the rest of the user's circuit. The ideal power-up sequence is in the following order: GND,  $V_{DD}$ , digital inputs, and then  $V_A$ ,  $V_B$ , and  $V_W$ . The relative order of powering  $V_A$ ,  $V_B$ ,  $V_W$ , and the digital inputs is not important as long as they are powered after  $V_{DD}$  and GND.

#### LAYOUT AND POWER SUPPLY BYPASSING

It is good practice to employ compact, minimum lead length layout design. The leads to the inputs should be as direct as possible with a minimum conductor length. Ground paths should have low resistance and low inductance.

Similarly, it is also good practice to bypass the power supplies with quality capacitors for optimum stability. Supply leads to the device should be bypassed with disk or chip ceramic capacitors of 0.01  $\mu$ F to 0.1  $\mu$ F. Low ESR 1  $\mu$ F to 10  $\mu$ F tantalum or electrolytic capacitors should also be applied at the supplies to minimize any transient disturbance and low frequency ripple (see Figure 41). Note that the digital ground should also be joined remotely to the analog ground at one point to minimize the ground bounce.



Figure 41. Power Supply Bypassing

#### CONSTANT BIAS TO RETAIN RESISTANCE SETTING

For users who desire nonvolatility but cannot justify the additional cost for the EEMEM, the AD5245 can be considered a low cost alternative by maintaining a constant bias to retain the wiper setting. The AD5245 is designed specifically with low power in mind, which allows low power consumption even in battery-operated systems. Figure 42 demonstrates the power consumption from a 3.4 V, 450 mA-hr Li-lon cell phone battery that is connected to the AD5245. The measurement over time shows that the device draws approxi-

# THEORY OF OPERATION

mately 1.3  $\mu$ A and consumes negligible power. Over a course of 30 days, the battery is depleted by less than 2%, the majority of which is due to the intrinsic leakage current of the battery itself.



Figure 42. Battery Operating Life Depletion

This demonstrates that constantly biasing the potentiometer can be a practical approach. Most portable devices do not require the removal of batteries for charging.

Although the resistance setting of the AD5245 is lost when the battery needs replacement, such events occur rather infrequently so that this inconvenience is justified by the lower cost and smaller size offered by the AD5245. If total power is lost, then the user should be provided with a means to adjust the setting accordingly.

## **EVALUATION BOARD**

An evaluation board, along with all necessary software, is available to program the AD5245 from any PC running Windows<sup>®</sup> 98/2000/XP. The graphical user interface, as shown in Figure 43, is straightforward and easy to use. More detailed information is available in the user manual, which is provided with the board.



Figure 43. AD5245 Evaluation Board Software

The AD5245 starts at midscale upon power-up. To increment or decrement the resistance, the user can simply move the scroll-bars on the left. To write a specific value, the user should use the bit pattern in the upper screen and click the **Run** button. The format of writing data to the device is shown in Table 10. To read the data from the device, the user can simply click the **Read** button. The format of the read bits is shown in Table 11.

## I<sup>2</sup>C INTERFACE

#### I<sup>2</sup>C-COMPATIBLE 2-WIRE SERIAL BUS

The 2-wire I<sup>2</sup>C serial bus protocol operates as follows:

1. The master initiates data transfer by establishing a START condition, which is when a high-to-low transition on the SDA line occurs while SCL is high (see Figure 44). The next byte is the slave address byte, which consists of the 7-bit slave address followed by an R/W bit (this bit determines whether data is read from or written to the slave device). The AD5245 has one configurable address bit, AD0 (see Table 10).

The slave whose address corresponds to the transmitted address responds by pulling the SDA line low during the ninth clock pulse (this is termed the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its serial register. If the  $R/\overline{W}$  bit is high, the master reads from the slave device. On the other hand, if the  $R/\overline{W}$  bit is low, the master writes to the slave device.

2. In write mode, the second byte is the instruction byte. The first bit (MSB) of the instruction byte is a don't care.

The second MSB, RS, is the midscale reset. A logic high on this bit moves the wiper to the center tap, where  $R_{WA} = R_{WB}$ . This feature effectively overwrites the contents of the register; therefore, when taken out of reset mode, the RDAC remains at midscale.

The third MSB, SD, is a shutdown bit. A logic high causes an open circuit at Terminal A while shorting the wiper to Terminal B. This operation yields almost 0  $\Omega$  in rheostat mode or 0 V in potentiometer mode. It is important to note that the shutdown operation does not disturb the contents of the register. When brought out of shutdown, the previous setting is applied to the RDAC. Also during shutdown, new settings can be programmed. When the part is returned from shutdown, the corresponding VR setting is applied to the RDAC.

The remainder of the bits in the instruction byte are don't cares (see Table 10).

 After acknowledging the instruction byte, the last byte in write mode is the data byte. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 44).

- 4. In read mode, the data byte follows immediately after the acknowledgment of the slave address byte. Data is transmitted over the serial bus in sequences of nine clock pulses (a slight difference with write mode, in which eight data bits are followed by an acknowledge bit). Similarly, the transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 45).
- 5. After all data bits have been read or written, a STOP condition is established by the master. A STOP condition is defined as a low-to-high transition on the SDA line while SCL is high. In write mode, the master pulls the SDA line high during the 10<sup>th</sup> clock pulse to establish a STOP condition (see Figure 44). In read mode, the master issues a no acknowledge for the ninth clock pulse (that is, the SDA line remains high). The master then brings the SDA line low before the 10<sup>th</sup> clock pulse, which goes high to establish a STOP condition (see Figure 45).

A repeated write function gives the user flexibility to update the RDAC output a number of times after addressing and instructing the part only once. For example, after the RDAC has acknowledged its slave address and instruction bytes in the write mode, the RDAC output updates on each successive byte. If different instructions are needed, then the write/read mode has to start again with a new slave address, instruction, and data byte. Similarly, a repeated read function of the RDAC is also allowed.

- S = START condition
- P = STOP condition
- A = Acknowledge
- X = Don't care
- W = Write
- R = Read
- RS = Reset wiper to midscale 0x80

SD = Shutdown connects wiper to B terminal and open circuits A terminal, but does not change contents of wiper register

D7, D6, D5, D4, D3, D2, D1, D0 = Data Bits

| Table | 10. | Write | Mode |  |
|-------|-----|-------|------|--|
|       |     |       |      |  |

| S     | 0                   | 1 | 0   | 1      | 1      | 0    | AD0 | W | Α | Х   | RS | SD | Х      | Х       | Х   | Х  | Х  | Α | D7 | D6 | D5 | D4   | D3     | D2 | D1 | D0 | Α | Ρ |
|-------|---------------------|---|-----|--------|--------|------|-----|---|---|-----|----|----|--------|---------|-----|----|----|---|----|----|----|------|--------|----|----|----|---|---|
|       |                     |   | Sla | ave Ac | ddress | Byte |     |   |   |     |    | Ir | nstruc | tion By | /te |    |    |   |    |    |    | Data | a Byte |    |    |    |   |   |
| Table | Table 11. Read Mode |   |     |        |        |      |     |   |   |     |    |    |        |         |     |    |    |   |    |    |    |      |        |    |    |    |   |   |
| s     | 0                   | ) | 1   | 0      |        | 1    | 1   | ( | ) | AD0 | R  |    | Α      | D       | 7   | D6 | D! | 5 | D4 | D3 |    | D2   | D1     |    | D0 | Α  |   | > |
| •     |                     |   |     |        |        |      |     |   |   |     |    |    |        |         |     |    |    |   |    |    |    |      |        |    |    |    |   |   |

## I<sup>2</sup>C INTERFACE



Figure 45. Reading Data from a Previously Selected RDAC Register in Write Mode

#### Multiple Devices on One Bus

Figure 46 shows two AD5245 devices on the same serial bus. Each has a different slave address because the states of their AD0 pins are different. This allows the RDAC within each device to be written to or read from independently. The master device's output bus line drivers are open-drain pull-downs in a fully I<sup>2</sup>C-compatible interface.



Figure 46. Multiple AD5245 Devices on One I<sup>2</sup>C Bus

#### **OUTLINE DIMENSIONS**



رہ رہی) Dimensions shown in millimeters

Updated: April 01, 2022

#### **ORDERING GUIDE**

|                    |                   |                     |                  | Package |              |
|--------------------|-------------------|---------------------|------------------|---------|--------------|
| Model <sup>1</sup> | Temperature Range | Package Description | Packing Quantity | Option  | Marking Code |
| AD5245BRJZ100-R2   | -40°C to +125°C   | 8-Lead SOT-23       | Reel, 250        | RJ-8    | D0K          |
| AD5245BRJZ100-RL7  | -40°C to +125°C   | 8-Lead SOT-23       | Reel, 3000       | RJ-8    | D0K          |
| AD5245BRJZ10-R2    | -40°C to +125°C   | 8-Lead SOT-23       | Reel, 250        | RJ-8    | D0H          |
| AD5245BRJZ10-RL7   | -40°C to +125°C   | 8-Lead SOT-23       | Reel, 3000       | RJ-8    | D0H          |
| AD5245BRJZ50-R2    | -40°C to +125°C   | 8-Lead SOT-23       | Reel, 250        | RJ-8    | D0J          |
| AD5245BRJZ50-RL7   | -40°C to +125°C   | 8-Lead SOT-23       | Reel, 3000       | RJ-8    | D0J          |
| AD5245BRJZ5-R2     | -40°C to +125°C   | 8-Lead SOT-23       | Reel, 250        | RJ-8    | D0G          |
| AD5245BRJZ5-RL7    | -40°C to +125°C   | 8-Lead SOT-23       | Reel, 3000       | RJ-8    | D0G          |

<sup>1</sup> Z = RoHS Compliant Part.

#### **EVALUATION BOARDS**

| Model <sup>1</sup> | Description      |
|--------------------|------------------|
| EVAL-AD5245DBZ     | Evaluation Board |

<sup>1</sup> The evaluation board is shipped with the 10 k Ω R<sub>AB</sub> resistor option. However, the board is compatible with all available resistor value options.

I<sup>2</sup>C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).

