### 1 Description - High frequency, low profile DC-DC converters; - Voltage Regulators for CPUs, GPUs and DDR memory arrays; - Telecom controlled and uncontrolled The TDA21590 integrated power-stage contains a low quiescent current synchronous buck gate-driver IC which is co-packed with control and synchronous MOSFETs along with an active diode structure that achieves low Vsd similar to a schottky with very little reverse recovery charge. The package is optimized for PCB layout, heat transfer, driver/MOSFET control timing, and minimal switch node ringing when layout guidelines are followed. The paired gate driver and MOSFET combination enables higher efficiency at lower output voltages required by cutting edge CPU, GPU and DDR memory designs. The internal MOSFET sensing achieves superior current sense accuracy vs. best-in-class controller-based Inductor DCR sense methods. Protection includes IC temperature reporting and over temperature protection feature (OTP with thermal shutdown), cycle-by-cycle over current protection (OCP), control MOSFET short detection (HSS - High side short detection), VDRV and bootstrap under-voltage protection. The TDA21590 also features "refreshing" of bootstrap capacitor to prevent the bootstrap capacitor from over-discharging. Operation of up to 1.5 MHz switching frequency enables high performance transient response, allowing miniaturization of output inductors, as well as input and output capacitors while maintaining industry leading efficiency. #### **Features** - Integrated driver, active diode, control MOSFET Q1 and synchronous MOSFET Q2 - On-chip MOSFET Current sensing and reporting at 5 μA/A. - Input voltage (VIN) range of 4.25 V to 16 V - VCC and VDRV supply of 4.25 V to 5.5 V - Output voltage range from 0.225 V up to 5.5 V at VIN = 12 V - Output current capability of 90 A - Operation up to 1.5 MHz - Enhanced Fault reporting and identification - VDRV under voltage lockout (UVLO) - Bootstrap under-voltage protection - 8mV / °C temperature analog output - Over temperature protection and thermal shutdown - Cycle-by-cycle over current Protection (OCP) and flag - Control MOSFET short (HSS) detection and flag - Auto-replenishment on bootstrap capacitor - Compatible with 3.3 V tri-state PWM Input - Body-Braking<sup>™</sup> load transient support - DEEP SLEEP mode for power saving via EN= low (32 μA typ) - Small 5 mm x 6 mm x 0.9 mm PQFN package - Lead free RoHS compliant package #### **Description** Table 1 Product Identification | Part Number | Temp Range | Package | Marking | |-------------|--------------|------------------|----------| | TDA21590 | -40 to 125°C | PQFN 5 mm x 6 mm | TDA21590 | Figure 1 Picture of the Product ## 2 Description #### 2.1 Pinout Figure 2 Pinout, Numbering and Name of Pins (transparent top view) ## OptiMOS<sup>™</sup> Powerstage ### TDA21590 ## Description ## Table 2 I/O Signals | Pin No. | Name | Pin Type | <b>Buffer Type</b> | Function | |---------|-----------------|----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6, 41 | GL | I/O | Analog | Low-side MOSFET driver pin that can be connected to a test point in order to observe the waveform. | | 10-19 | SW | 0 | Analog | Switching node of synchronous buck converter. | | 32 | PHASE | 1 | Analog | Switching node. For Bootstrap capacitor connection only. | | 33 | воот | I | Analog | Bootstrap capacitor connection. Connect an X7R ceramic capacitor with value between 0.22 $\mu$ F to 0.56 $\mu$ F from BOOT to PHASE pin. Recommended value is 0.47 $\mu$ F. The bootstrap capacitor provides the charge to turn on the control MOSFET. For VIN > 13.2 V, a 2- $\Omega$ bootstrap resistor in series with the capacitor is required to help reduce SW ringing and EMI. | | 34 | PWM | I/O | +3.3 V logic | 3.3 V logic level PWM input. PWM input: "High" turns control MOSFET on; "Tri-state" turns both MOSFETs off; "Low" turns the synchronous MOSFET on. | | 35 | EN | I | +3.3 V logic | Pulling EN high enables the driver; pulling EN low disables the driver and enters ultra-low quiescent current mode. Floating this pin is not recommended, however a pull-down is embedded to keep the driver off if the pin is floating. Pin is VCC tolerant. | | 36 | TMON /<br>FAULT | 0 | Analog | The voltage at this pin is defined by the equation 8mV * (Celsius Temperature) + 0.6 V. This pin will be pulled up to 3.3 V under severe over-temperature, over-current, HSS or bootstrap under-voltage condition. | | 38 | IMON | 0 | Analog | Sensed current output signal referenced to the IMONREF pin through external resistor. V (IMON – IMONREF) voltage across that resistor represents current information. | | 39 | IMONREF | I/O | Analog | This pin may be connected to system reference for the IMON information or can be left floating. | ## OptiMOS<sup>™</sup> Powerstage ### TDA21590 ### Table 3 Power Supply | Pin No. | Name | Pin Type | <b>Buffer Type</b> | Function | |---------|------|----------|--------------------|----------------------------------------------------------------------------------------------------------------------------| | 4 | VDRV | POWER | - | The supply of gate driver. Connect a 1 µFcap between VDRV and PGND. VDRV should be connected to +5 V power supply. | | 3 | VCC | POWER | - | Bias voltage for control logic. Connect a 1 $\mu$ Fcap between VCC and AGND. VCC should be connected to +5 V power supply. | | 25-30 | VIN | POWER | _ | 4.25 V to 16 V high current input voltage connection. | #### Table 4Not Connected | Pin No. | Name | Pin Type | <b>Buffer Type</b> | Function | | | |---------------|------|----------|--------------------|----------------------------|--|--| | 1, 31, 43, 42 | NC | _ | _ | Leave the pin unconnected. | | | #### Table 5 Ground Pins | Pin No. | Name | Pin Type | Buffer Type | Function | |------------------------|------|----------|-------------|----------------------------------------------------------------------| | 2 | AGND | GND | - | Signal ground. All interface signals are referenced to this pin. | | | | | | | | 5, 8, 9, 20-<br>24, 37 | PGND | GND | _ | Power ground. It is also the power ground of the synchronous MOSFET. | **Simplified Block Diagram** ## 3 Simplified Block Diagram Figure 3 Simplified Block Diagram #### **TDA21590** #### **Electrical Specification** ## 4 Electrical Specification ## 4.1 Absolute Maximum Ratings Note: $T_A = 25 \,^{\circ}C$ Stresses above those listed in Table 6 "Absolute Maximum Ratings" may cause permanent damage to the device. These are absolute stress ratings only and operation of the device is not implied or recommended at these or any other conditions in excess of those given in the operational sections of this specification. Exposure over values of the recommended ratings for extended periods may adversely affect the operation and reliability of the device. Table 6 Absolute Maximum Ratings | Parameter | Symbol | Val | Unit | Note / Test | | | |----------------------------------|-----------------------------|---------------------|------|--------------|-----|---------------------| | | | Min. | Тур. | Мах. | | Condition | | Frequency of the PWM input | f <sub>sw</sub> | 0.1 | _ | 1.5 | MHz | | | Maximum average load current | I <sub>OUT</sub> | _ | - | 90 | Α | | | Input Voltage | V <sub>IN</sub> | -0.30 | _ | 25 | ٧ | Pin VIN | | Logic supply voltage | V <sub>cc</sub> | -0.3 | _ | 6.5 | ٧ | Pin VCC | | High and low-side driver voltage | $V_{DRV}$ | -0.3 | - | 6.5 | V | Pin VDRV | | Switch node voltage | V <sub>sw</sub> (DC) | -1 | - | 25 | ٧ | Pin SW | | | V <sub>sw</sub> (AC) | Below -5V for 5ns | _ | 34 for 1ns | | | | PHASE voltage | V <sub>PHASE</sub> (DC) | -1 | _ | 25 | ٧ | Pin PHASE | | | V <sub>PHASE</sub> (AC) | Below -5V for 5ns | - | 34 for 1ns | | | | VIN-PHASE Voltage | V <sub>VIN-PHASE</sub> (DC) | -1 | - | 25 | ٧ | | | | V <sub>VIN-PHASE</sub> (AC) | Below -5V for 5ns | - | 34 for 1ns | | | | BOOT voltage | V <sub>BOOT</sub> (DC) | -0.3 | - | 29 | ٧ | Pin BOOT | | | V <sub>BOOT</sub> (AC) | Below -0.3V for 5ns | - | | | | | | V <sub>BOOT-PHASE</sub> | -0.3 | - | 6.5V (DC), | | _ | | | | | | 7.5V for 3ns | | | | GL voltage | $V_{GL}$ | -0.3 | - | 6.5 | ٧ | Pin GL | | EN voltage | V <sub>EN</sub> | -0.3 | _ | 6.5 | ٧ | Pin EN | | PWM voltage | $V_{PWM}$ | -0.3 | - | 4 | V | Pin PWM | | TMON voltage | VTMON | -0.3 | - | 3.6 | V | Pin TMON<br>/ FAULT | | IMON voltage | VIMON | -0.3 | - | 3.6 | ٧ | Pin IMON | | IMONREF voltage | VIMONREF | -0.3 | - | 3.6 | ٧ | Pin IMONREF | | NC Pin (Pin 43) voltage | V43 | -0.3 | _ | 0.3 | V | Pin NC | | Junction temperature | $T_{Jmax}$ | -40 | - | 150 | °C | _ | | Storage temperature | T <sub>STG</sub> | -55 | - | 150 | °C | _ | Note: All rated voltages are relative to voltages on the AGND and PGND pins unless otherwise specified. ### **Electrical Specification** #### **Thermal Characteristics** 4.2 Table 7 **Thermal Characteristics** | Parameter | Symbol | Values | | Unit | Note / Test Condition | | |-----------------------------------------------|---------------------------|--------|------|------|-----------------------|---| | | | Min. | Тур. | Max. | | | | Thermal resistance-Junction to PCB (pin 24) | $\theta_{\text{JC\_PCB}}$ | - | 1.5 | _ | K/W | - | | Thermal resistance-Junction to top of package | θ <sub>JC_Top</sub> | - | 16.7 | _ | | - | | Thermal resistance to ambient | $\theta_{JA}^{Note}$ | _ | 20.5 | - | | _ | Note: Thermal Resistance ( $\theta_{JA}$ ) is measured with the component mounted on a high effective thermal conductivity test board in free air. #### **Recommended Operating Conditions** 4.3 Table 8 **Recommended Operating Conditions** | Parameter | Symbol | | Value | s | Unit | Note / Test Condition | |---------------------------------|----------------------|------|-------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | Input voltage | V <sub>IN</sub> | 4.25 | - | 16 | V | - | | MOSFET driver voltage | V <sub>DRV</sub> | 4.25 | - | 5.5 | | - | | Logic supply voltage | V <sub>cc</sub> | 4.25 | - | 5.5 | | - | | Frequency of the PWM | f <sub>sw</sub> | 100 | - | 1500 | kHz | - | | EN voltage | V <sub>EN</sub> | _ | - | 5.5 | V | Pin EN | | PWM voltage | $V_{PWM}$ | - | _ | 3.6 | V | Pin PWM | | Current Sense reference voltage | V <sub>IMON_CM</sub> | 1.1 | - | 1.9 | V | Pins IMON, IMONREF | | Junction temperature | $T_{jOP}$ | -40 | - | +125 | °C | - | #### 4.4 **Electrical Characteristics** Note: $V_{DRV} = V_{CC} = 5 \text{ V}$ , $T_J = 25 \text{ °C}$ , $V_{IMONREF} = 1.2 \text{ V}$ Table 9 **Voltage Supply, Biasing Current** | Parameter | Symbol | | Value | S | Unit | Note / Test Condition | | |-------------------------------------------|------------------------|------|-------|------|------|------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | UVLO VDRV rising | $V_{\text{UVLO}_{R}}$ | _ | 4.05 | - | V | | | | UVLO VDRV falling | $V_{UVLO_F}$ | _ | 3.85 | _ | | | | | Bootstrap Under voltage rising threshold | $V_{\text{UVBOOT\_R}}$ | - | 3.82 | _ | | | | | Bootstrap Under voltage falling threshold | V <sub>UVBOOT_F</sub> | _ | 3.61 | _ | | | | | Driver current | I <sub>VDRV</sub> | _ | 29 | _ | mA | EN = H, fsw = 600 kHz, D=15% | | | | | - | 2.5 | _ | μΑ | EN = L | | | Supply Current | I <sub>Vcc</sub> | _ | 8 | - | mA | EN = H, f <sub>SW</sub> = 600 kHz, D=15% | | | | | _ | 30 | - | μΑ | EN = L | | | VIN Current | I <sub>VIN</sub> | _ | _ | - | μΑ | No switching, EN=L | | ## OptiMOS<sup>™</sup> Powerstage ### TDA21590 ### **Electrical Specification** **Table 10** Current Sense | Param | eter | Symbol | Values | | | Unit | Note / Test Condition | |-------|--------------------------|-------------------|--------|------|------|------|-------------------------------------------------------------------------------------------------| | | | | Min. | Тур. | Max. | | | | IMON | IMON Voltage range | V <sub>IMON</sub> | 0.8 | _ | 2.35 | V | DC + AC components <sup>Note 1</sup> | | | Current sense gain | A <sub>cs</sub> | _ | 5 | 1 | μA/A | | | | IMON Gain resistor range | R <sub>IMON</sub> | - | 1 | - | kΩ | Resistor to be connected between IMON and IMONREF. For 5mV/A, recommended 1kΩ R <sub>IMON</sub> | **Table 11** Temperature Sense and Fault Communication | Parameter | | Symbol | Values | | Unit | Note / Test Condition | | |-----------|----------------------------------------|-----------------------|--------|------|------|-----------------------|---------------------------------------------------------| | | | | Min. | Тур. | Max. | | | | TMON<br>/ | Temperature<br>Sense Slope | A <sub>TMPGAIN</sub> | - | 8.0 | - | mV/°C | 25°C ≤ T <sub>J</sub> ≤ 125°C, Note 1 | | FAULT | Temperature<br>Sense Offset<br>Voltage | V <sub>TMPOFFSE</sub> | - | 800 | - | mV | T <sub>J</sub> = 25°C, 0.6 V + 8 mV/°C * T <sub>J</sub> | ### TDA21590 ### **Electrical Specification** Other Logic Functions, Inputs/Outputs And Thresholds Table 12 | Paramete | r | Symbol | | Values | ; | Unit | Note / Test Condition | |----------|----------------------------------|--------------------------|------|--------|------|------|-----------------------------------------------------------------------| | | | | Min. | Тур. | Max. | | | | EN | Enable Power-on<br>Delay | t <sub>EN_ondelay</sub> | - | 17 | - | μs | PWM=0. Measured from EN rising edge to V <sub>GL</sub> > 1 V. Note 1 | | | Enable Power-off<br>Delay | t <sub>EN_offdelay</sub> | 0.1 | - | 1 | us | PWM=0. Measured from EN falling edge to V <sub>GL</sub> < 4 V. Note 1 | | | Internal Pull<br>down Resistance | R <sub>PULLDN_EN</sub> | - | 280 | - | kΩ | When EN is floating | | | Input High<br>Voltage | V <sub>EN_H</sub> | 2.0 | _ | _ | V | | | | Input Low<br>Voltage | V <sub>EN_L</sub> | _ | - | 0.95 | V | | | PWM | PWM Input High<br>Threshold | V <sub>IH</sub> | 2.4 | _ | _ | V | PWM Low or Tri-state to High | | | PWM Input Low<br>Threshold | V <sub>IL</sub> | - | _ | 0.8 | V | PWM High or Tri-state to Low | | | PWM Hysteresis | V <sub>PWM_HYS</sub> | - | 40 | - | mV | Active to Tri-state or Tri-state to Active | Table 13 **Protection** | Parameter | | Symbol | Values | | | Unit | Note / Test Condition | | |--------------|-------------------------------------|----------------------|--------|------|------|-------|---------------------------------------------------------------------|--| | | | | Min. | Тур. | Max. | | | | | ОТР | Over Temp Rising<br>Threshold | T <sub>RISE</sub> | - | 140 | - | °C | TMON/FAULT pulled up high Note 1 | | | | Over Temp Falling<br>Threshold | T <sub>FALL</sub> | _ | 128 | _ | °C | TMON/FAULT released Note 1 | | | HSS<br>FAULT | High-side MOSFET<br>Short Threshold | V <sub>HSS_TH</sub> | - | 560 | - | mV | V <sub>SW</sub> - V <sub>PGND</sub> | | | | TMON/FAULT Delay | T <sub>HSS_DEL</sub> | _ | 150 | _ | ns | After V <sub>HSS_TH</sub> is detected and TMON/FAULT is pulled high | | | ОСР | Over-Current<br>Threshold | I <sub>OCP_TH</sub> | - | 120 | - | Α | | | | | Over-Current Delay | T <sub>OCP_DEL</sub> | 10 | _ | _ | Cycle | PWM High-Low Cycles to TMON/FAULT is pulled high | | #### Notes 1. Guaranteed by design but not tested in production #### **Typical Operating conditions** ## 5 Typical Operating conditions Single Phase Circuit of Figure 18, $V_{IN}$ = 12 V, $V_{OUT}$ = 1.8 V, $f_{SW}$ = 1MHz, L = 100 nH, VCC = VDRV = 5 V, $T_{AMBIENT}$ = 25 °C, no heat sink, no air flow, 8-layer PCB board of 3.7" (L) x 2.6" (W), no PWM controller loss, no inductor loss, unless specified otherwise. Figure 6 VCC / VDRV current vs Frequency Figure 7 Thermal derating #### **TDA21590** **Theory of Operation** ### **6** Theory of Operation #### 6.1 Description The TDA21590 contains an improved high speed MOSFET driver optimized to drive a pair of co-packaged high-side and low-side OptiMOS MOSFETs at frequency up to 1.5 MHz. Dc-dc controllers using traditional current sense methods like DCR sensing and Rdson sensing typically have limitations. DCR current sensing is sensitive to temperature changes of the inductor and needs temperature compensation either implemented externally using a thermo-couple or inside the power stage. Rdson current sensing, on the other hand, is not dependent on the inductor but there is a temperature co-efficient associated with the MOSFET rdson. Besides, it is difficult to implement rdson current sensing for high-side MOSFET which is therefore replaced by emulated current while the low-side current is sensed across the MOSFET. With the advanced current-mirror sensing in TDA21590, all these limitations are eliminated while achieving superior accuracy. Current on both high-side as well as low-side MOSFET is mirrored on a sense MOSFET which is a part of the main MOSFET device, and hence comes with an inherent temperature compensation without the need for an additional circuitry. Real current-sensing on both MOSFET ensures that the system is always monitoring the real output current and can immediately react to any critical events like load step or over-current fault. The TDA21590 reports accurate temperature with the gain of 8 mV / °C, which helps the system to actively monitor the temperature in real time. Temperature outputs from multiple power stages can be connected together to report the highest temperature to Infineon's digital PWM controller. The TDA21590 PWM input is compatible with industry standard 3.3V PWM input with tri-state. The TDA21590 can enable Body-Braking mode by responding to PWM tri-state signals sent from the controller, quickly disabling both MOSFETs in the power stage in order to enhance transient performance or provide a high impedance output. The TDA21590 supports diode emulation mode through the PWM tri-state signal. Controlled by Infineon's digital PWM controller, the PWM tri-state signal will force the low-side FET to be off when the inductor current is about to go negative. The light-load efficiency then can be increased by preventing conduction loss caused by negative inductor current. The TDA21590 also supports deep-sleep power saving mode. When in deep-sleep mode, the driver will disable most of the function circuitry to greatly reduce power consumption. The TDA21590 features a full-range of protection, including VCC/VDRV Under-Voltage-Lockout (UVLO), thermal shutdown against an internal over-temperature condition, phase fault detection of a shorted high-side MOSFET, #### **TDA21590** #### **Theory of Operation** and programmable cycle-by-cycle over-current protection due to an overload condition or saturated output inductor. The TDA21590 also features internal protection circuitry to automatically replenish the voltage across the bootstrap capacitor. It avoids the gradual depletion of capacitor energy when the power stage sits in tri-state for a long period of time. #### 6.2 Sleep Modes When EN is pulled low, the power stage enters deep-sleep mode. The gate driver circuitry will be turned off immediately and most of the logic circuitry will be shut down to reduce the bias current to less than 32 $\mu$ A. The IMON output will be shorted to IMONREF in deep sleep mode. When EN toggles from low to high, the power stage will be active and able to accept PWM signals after a delay of $17 \,\mu s$ . #### 6.3 Current Sensing and Reporting The TDA21590 features a very accurate current mirror architecture on both high-side as well as low-side MOSFET, thus reporting the real time current information. The current information is reported using the IMON pin. The reported current is in the form of current output with the gain of $5\mu A$ /A from the IMON pin. In order to convert this into voltage, a $1K\Omega$ , 0.1% resistor is recommended at the IMON pin and placed close to the PWM controller. A differential voltage signal from this resistor is connected to the controller as the reported current information. While one end of the sense resistor is connected to the IMON pin of the powerstage, the other end can be connected to GND or a fixed reference voltage from the controller lower than 1.9V. Note that for accurate current reporting, it is important that the other end of the resistor cannot be left floating. The converted voltage signal at the controller side has an effective gain of 5mV/A i.e. for every 1 A load, the controller will read 5mV from the power stage. The current-output differential signal from the power stage provides excellent noise immunity to the reported current information. ### 6.4 Advanced Fault Reporting TDA21590 uses TMON / FAULT pin for reporting all types of faults detected. Since typical multiphase applications connect the TMON / FAULT signal from all the phases in a particular loop into a wired OR connection, the system cannot distinguish the faulty phase and the type of fault occurred. This is resolved by using advanced fault reporting in TDA21590 which uses a combination of TMON / FAULT and IMON signals to identify the fault. Since the IMON is separately connected from each phase to the controller, it provides phase-specific information in the event of a fault. Appropriate IMON response to each fault is explained in the corresponding fault sub-sections further. A summary of fault reporting is given in the Table 15 at the end of Section 4. #### **TDA21590** #### **Theory of Operation** #### 6.5 VDRV Undervoltage Lock-out (UVLO) TDA21590 features a VDRV under voltage lock-out fault circuitry that monitors the VDRV voltage actively. As shown in Table 15, this is a non-catastrophic fault and the TMON/FAULT pin is pulled low with a weak pull down as long as the VDRV voltage is below the UVLO threshold. If the power stage has not started up, the power stage PWM pin is also pulled down to 0V with a weak pull down. This can be monitored by the PWM controller as a signal from the power stage indicating that it is not ready yet for power up. As soon as VDRV voltage is above the UVLO threshold, the PWM pin is at tri state instead of 0V, this indicating the controller that it is OK to send the PWM signals. At the same time, TDA21590 shorts IMON and IMONREF thus identifying itself to the controller that it is in UVLO condition. Once the powerstage is in normal operation, if then it encounters a VDRV UVLO condition, the power stage stops switching, and both TMON and IMON pins are pulled down to 0V. If there are multiple phases connected in the same loop, the TMON pin voltage, being connected to other power stage TMON pins, will continue reporting the highest power stage temperature. But the controller can still detect IMON pin voltage to be 0V (IMON –IMONREF = -IMONREF, as seen by the controller), and thus identify this faulty phase. Since TMON pin is not pulled high, but continues reporting the temperature, this can be distinguished from a BOOT UVLO condition as shown in Table 15. ### 6.6 Temperature Reporting and Over-temperature protection An internal temperature-sense circuit monitors the temperature of the TDA21590. The sensed temperature is reported at the TMON/FAULT pin with a linear voltage slope of 8mV/°C and a 0.6V offset at 0°C, as shown in equation (1). $$V_{TMON/FAULT}(V) = 0.6V + 0.008V / ^{\circ}C \times T_{j}(^{\circ}C)$$ (1) The TMON/FAULT pin also serves as a FAULT pin that is pulled to 3.3V in case of any catastrophic faults and is pulled down to 0V in case of any non-catastrophic faults. When there is no fault, it continues reporting temperature as long as the VCC supply is connected to a voltage in the recommended operating range. For a junction temperature below -25C, the TMON voltage is clamped to 0.4V to avoid false triggering of VDRV under-voltage. Once the temperature rises above the OTP rising threshold (140 °C), the TMON/FAULT output will be pulled high immediately but the driver will continue responding to the PWM signal input from the controller. The controller decides whether to stop the regulation of the VR or continue switching. The TMON/FAULT will remain high until temperature falls below the falling threshold (128 °C). As soon as TMON is pulled high during OTP, the IMON is internally shorted to IMONREF, thus identifying the faulty phase and occurrence of OTP to the system. The system can then respond accordingly. #### **TDA21590** #### **Theory of Operation** #### 6.7 Over Current Protection and Flag This feature protects the power stage from self-destruction from repetitive high current events such as saturated inductors due to poor component selection or by incorrectly optimized control loops. These high current events could eventually lead to a shorted high-side MOSFET failure. With cycle-by-cycle self-preservation, the current is monitored every cycle. If the over-current threshold (default 120 A) has been exceeded, the PWM high pulse will be truncated so that the inductor current is allowed to relax. When TDA21590 detects 10 consecutive PWM cycle over-current events, the TMON/FAULT pin is flagged high to indicate the controller of the fault. The TMON/FAULT flagged "high" along with IMON information crossing the over-current threshold helps the controller identify the faulty phase that caused OC. #### 6.8 Bootstrap Capacitor Under-Voltage TDA21590 features a bootstrap capacitor under voltage circuitry that detects a missing bootstrap capacitor before powering up or a damaged bootstrap capacitor during normal operation. Once bootstrap capacitor under voltage is determined, the TMON/FAULT pin will be pulled high to report a catastrophic fault to the PWM controller. At the same time, IMON pin is pulled to 0V or GND voltage, thus effectively indicating a negative IMONREF voltage differential between IMON and IMONREF pins at the controller. ## OptiMOS<sup>™</sup> Powerstage ### TDA21590 ### **Theory of Operation** ### **Table 15 Advanced Fault Reporting and Identification** | Fault<br>Severity<br>Level | Type of Fault | Power stage PWM<br>Response | Power<br>stage IMON<br>Response | Powerstage TMON<br>Response | Recommended<br>Controller<br>Identification<br>Criteria | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------| | Non-Catastrophic | VDRV UVLO<br>(power-up) | Weak pull down to 0V (PWM pin voltage can be driven by controller, no switching on powerstage) | = IMONREF | Weak pull down to<br>0V<br>(or V <sub>TMON</sub> from other<br>power stages in<br>same loop) | TMON < 2V, PWM < 0.8V | | Non-Ca | VDRV UVLO<br>(normal operation) | Weak pull down to 0V (PWM pin voltage can be driven by controller, no switching on powerstage) | = 0V | Weak pull down to<br>0V<br>(or V <sub>TMON</sub> from other<br>power stages in<br>same loop) | TMON < 2V,<br>IMON < 0.4V | | | ОТР | OTP Power stage stops<br>switching until OTP<br>clears | | = 3.3V | TMON > 2.6V, IMON=IMONREF, 1V < IMON < 2V | | Catastrophic | OCP (10 events without 3 consecutive good cycles) Power stage continues responding to PWM signal from controller. Truncates high side pulse until powerstage is in OCP. | | Continues<br>reporting<br>current | = 3.3V | TMON > 2.6V, IMON-IMONREF > CTRL_OCP, IMON < 2.6V | | | HSS (1 <sup>st</sup> event) | Power stage continues responding to PWM signal from controller. | | = 3.3V | TMON > 2.6V,<br>IMON > 2.6V | | | BOOT UVLO (10<br>events without 3<br>consecutive good<br>cycles) | Power stage continues responding to PWM signal from controller. | = 0V<br>(latched) | = 3.3V | TMON > 2.6V,<br>IMON < 0.4V | **Application** #### **Application** 7 #### **Typical Application** 7.1 6+1 - Phase Voltage Regulator - Typical Application (simplified schematic) Figure 3 **Mechanical Drawing PQFN** Mechanical Dimensions of Package (Top View and Side View) in mm Figure 4 Figure 5 Mechanical Dimensions of Package (Bottom View) in mm # Infineon Figure 6 Solder Resist [Compatible with TDA2147x] #### **TDA21590** Figure 7 **Recommended Solder Paste Mask** [Compatible with TDA2147x] ## $\mathbf{OptiMOS^{TM}}\ \mathbf{Powerstage}$ #### **TDA21590** Figure 8 Metal and Component Placement [Compatible with TDA2147x] #### **Trademarks of Infineon Technologies AG** µHVIC™, µIPM™, µPFC™, AU-ConvertIR™, AURIX™, C166™, CanPAK™, CIPOS™, CIPURSE™, CoolDP™, CoolGaN™, COOLIR™, CoolMOS™, CoolSiC™, DAVE™, DI-POL™, DirectFET™, DrBlade™, EasyPIM™, EconoBRIDGE™, EconoDUAL™, EconoPACK™, EconoPIM™, EiceDRIVER™, eupec™, FCOS™, GaNpowIR™, HEXFET™, HITFET™, HJVPridPACK™, iMOTION™, IRAM™, ISOFACE™, IsoPACK™, LEDrivIR™, LITIX™, MIPAQ™, ModSTACK™, my-d™, NovalithIC™, OPTIGA™, OptiMOS™, ORIGA™, PowIRaudio™, PowIRStage™, PrimePACK™, PrimeSTACK™, PROFET™, PRO-SIL™, RASIC™, REAL3™, SmartLEWIS™, SOLID FLASH™, SPOC™, StrongIRFET™, SupIRBuck™, TEMPFET™, TRENCHSTOP™, TriCore™, UHVIC™, XHP™, XMC™ Trademarks updated November 2015 #### Other Trademarks Edition <2018-04-05><yyyy-mm-dd> Published by Infineon Technologies AG 81726 München, Germany © 2021 Infineon Technologies AG. All Rights Reserved. Do you have a question about this document? Email: erratum@infineon.com **Document reference** #### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on the product, technology delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com). #### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineor Technologies office. Except as otherwise explicitly approved by Infineor Technologies in a written document signed by authorized representatives of Infineor Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof car reasonably be expected to result in personal injury.