

## STDVE003A

## Adaptive 3.4 Gbps 3:1 TMDS/HDMI signal equalizer

### **Features**

- Compatible with the high-definition multimedia interface (HDMI) v1.3 digital interface
- Conforms to the transition minimized differential signaling (TMDS) voltage standard on input and output channels
- 340 MHz maximum clock speed operation supports all video formats with deep color at maximum refresh rates
- 3.4 Gbps data rate per channel
- Fully automatic adaptive equalizer
- Single supply V<sub>CC</sub>: 3.135 to 3.465 V
- ESD: > ± 5 KV HBM for all TMDS I/Os
- Integrated open-drain I<sup>2</sup>C buffer for display data channel (DDC)
- 5.3 V tolerant DDC and HPD I/Os
- Lock-up free operation of I<sup>2</sup>C bus
- 0 to 400 kHz clock frequency for I<sup>2</sup>C bus
- Low capacitance of all the channels
- Equalizer regenerates the incoming attenuated TMDS signal
- Buffer drives the TMDS outputs over long PCB track lengths
- Low output skew and jitter
- Tight input thresholds reduce bit error rates
- On-chip selectable 50  $\Omega$  input termination
- Low ground bounce
- Data and control inputs provide undershoot clamp diode
- -40°C to 85°C operating temperature range
- Evaluation kit is available



### Description

The STDVE003A integrates a 4-channel 3.4 Gbps TMDS equalizer and a 3:1 switch to select one of the three HDMI ports. The 3-input HDMI ports can be either external ports or internal sources. Highspeed data paths and flow-through pinout minimize the internal device jitter and simplify the board layout. The equalizer overcomes the intersymbol interference (ISI) jitter effects from lossy cables. The buffer/driver on the output can drive the TMDS output signals over long distances. In addition to this, STDVE003A integrates the 50  $\Omega$  termination resistor on all the input channels to improve performance and reduce board space. The device can be placed in a low-power mode by disabling the output current drivers. The STDVE003A is ideal for advanced TV and STB applications supporting HDMI/DVI standard. The differential signal from the HDMI/DVI ports can be routed through the STDVE003A to guarantee good signal quality at the HDMI receiver. Designed for very low skew, jitter and low I/O capacitance, the switch preserves the signal integrity to pass the stringent HDMI compliance requirements.

Table 1. Device summary

| Order code   | Operating temperature | Package | Packaging     |
|--------------|-----------------------|---------|---------------|
| STDEV003ABTR | -40°C to 85°C         | TQFP80  | Tape and reel |

Contents STDVE003A

## **Contents**

| 1    | Bloc  | k diagram                                        | 5   |
|------|-------|--------------------------------------------------|-----|
|      | 1.1   | Application diagrams                             | 6   |
| 2    | Pin c | onfiguration                                     | . 7 |
| 3    | Fund  | tional description                               | 10  |
|      | 3.1   | Adaptive equalizer                               |     |
|      | 3.2   | Operating modes                                  |     |
|      |       | 3.2.1 SEL operating modes                        | 13  |
|      | 3.3   | HPD pins                                         | 13  |
|      | 3.4   | DDC channels                                     | 13  |
|      | 3.5   | I2C DDC line repeater                            | 14  |
|      | 3.6   | Power-down condition                             | 14  |
|      | 3.7   | Bias                                             | 14  |
|      | 3.8   | Timing between HPD and DDC                       |     |
| 4    | Maxi  | mum rating                                       | 16  |
|      | 4.1   | Recommended operating conditions                 | 17  |
|      | 4.2   | DC electrical characteristics                    | 17  |
|      | 4.3   | DC electrical characteristics (I2C repeater)     | 22  |
|      | 4.4   | Dynamic switching characteristics                |     |
| · () | 4.5   | Dynamic switching characteristics (I2C repeater) |     |
| 5)   | Appl  | ication information                              | 36  |
|      | 5.1   | Power supply sequencing                          | 36  |
|      | 5.2   | Power supply requirements                        | 36  |
|      | 5.3   | Differential traces                              | 36  |
|      |       | 5.3.1 I2C lines application information          | 37  |
| 6    | Pack  | age mechanical data                              | 38  |
| 7    | Revi  | sion history                                     | 41  |

STDVE003A List of tables

# List of tables

| Table 1.  | Device summary                                                | . 1 |
|-----------|---------------------------------------------------------------|-----|
| Table 2.  | Pin description                                               | . 7 |
| Table 3.  | Gain frequency response                                       | 10  |
| Table 4.  | OE_N operating modes                                          | 12  |
| Table 5.  | SEL operating modes                                           | 13  |
| Table 6.  | Bias parameter                                                | 15  |
| Table 7.  | Absolute maximum ratings                                      | 16  |
| Table 8.  | Thermal data                                                  | 16  |
| Table 9.  | Power supply characteristics                                  | 17  |
| Table 10. | DC specifications for TMDS differential inputs                | 17  |
| Table 11. | DC specifications for TMDS differential ouputs                | 18  |
| Table 12. | DC specifications for OE_N, EQ_BOOST, SEL (S1, S2, S3) inputs | 19  |
| Table 13. | Input termination resistor                                    | 19  |
| Table 14. | External reference resistor                                   | 19  |
| Table 15. | DDC I/O pins (switch)                                         | 19  |
| Table 16. | Status pins (Y_HPD)                                           | 21  |
| Table 17. | Status pins (A_HPD, B_HPD, C_HPD)                             | 21  |
| Table 18. | Supplies                                                      | 22  |
| Table 19. | Input/output SDA, SCL                                         | 22  |
| Table 20. | Clock and data rate                                           | 23  |
| Table 21. | Equalizer gain                                                | 23  |
| Table 22. | Differential output timings                                   | 23  |
| Table 23. | Skew times                                                    |     |
| Table 24. | Turn-on and turn-off times                                    |     |
| Table 25. | DDC I/O pins                                                  | 24  |
| Table 26. | Status pins (Y_HPD, A_HPD, B_HPD, C_HPD, SEL)                 | 24  |
| Table 27. | Jitter                                                        |     |
| Table 28. | I2C repeater                                                  | 26  |
| Table 29. | ESD performance                                               | 29  |
| Table 30. | TQFP80 mechanical data                                        | 39  |
| Table 31. | Reel mechanical data (dimensions in mm)                       | 40  |
| Table 32  | Document revision history                                     | 41  |

List of figures STDVE003A

# **List of figures**

| Figure 1.  | STDVE003A block diagram                        |
|------------|------------------------------------------------|
| Figure 2.  | Equalizer functional diagram (one signal pair) |
| Figure 3.  | DDC I2C bus repeater                           |
| Figure 4.  | STDVE003A in a digital TV6                     |
| Figure 5.  | Pin configuration (TQFP80 package)             |
| Figure 6.  | STDVE003A gain vs. frequency                   |
| Figure 7.  | Test circuit for electrical characteristics    |
| Figure 8.  | TMDS output driver30                           |
| Figure 9.  | Test circuit for HDMI receiver and driver      |
| Figure 10. | Test circuit for turn off and turn off times   |
| Figure 11. | Test circuit for short circuit output current  |
| Figure 12. | Propagation delays33                           |
| Figure 13. | Turn-on and turn-off times                     |
| Figure 14. | TSK(O)                                         |
| Figure 15. | TSK(O)                                         |
| Figure 16. | TSK(D)                                         |
| Figure 17. | AC waveform 1 (I2C lines)                      |
| Figure 18. | Test circuit for AC measurements (I2C lines)   |
| Figure 19. | I2C bus timing                                 |
| Figure 20. | Typical application of I2C bus system37        |
| Figure 21. | TQFP80 package outline                         |
| Figure 22. | TQFP80 tape information                        |
| Figure 23. | Reel information                               |
|            | TQFP80 tape information                        |
| Obsole     |                                                |

STDVE003A Block diagram

## 1 Block diagram

Figure 1. STDVE003A block diagram



Figure 2. Equalizer functional diagram (one signal pair)



STDVE003A **Block diagram** 

Figure 3. DDC I<sup>2</sup>C bus repeater



#### **Application diagrams** 1.1

Figure 4. STDVE003A in a digital TV



STDVE003A Pin configuration

## 2 Pin configuration





Table 2. Pin description

| Pin number | Pin name        | Туре        | Function                                                                                 |
|------------|-----------------|-------------|------------------------------------------------------------------------------------------|
| 1          | DDC_1_PWR       | Power       | External power to connect the pull-up resistor on DDC A ports. Connect to GND if unused. |
| 2, 3       | SDA1, SCL1      | I/O         | Port1 DDC bus data and clock lines                                                       |
| 4          | GND             | Power       | Ground                                                                                   |
| 5, 6       | B11, A11        | Input,TMDS  | Port 1 differential inputs for channel 1                                                 |
| 7          | V <sub>CC</sub> | Power       | Supply voltage (3.3 V ± 5%)                                                              |
| 8, 9       | B12, A12        | Input,TMDS  | Port 1 differential inputs for channel 2                                                 |
| 10         | GND             | Power       | Ground                                                                                   |
| 11, 12     | B13, A13        | Input,TMDS  | Port 1 differential inputs for channel 3                                                 |
| 13         | V <sub>CC</sub> | Power       | Supply voltage (3.3 V ± 5%)                                                              |
| 14, 15     | B14, A14        | Input, TMDS | Port 1 differential inputs for channel 4                                                 |

Pin configuration STDVE003A

Table 2. Pin description (continued)

|        | Table 2. Pin description (continued) |                  |                 |                                                                                                                                                           |  |  |
|--------|--------------------------------------|------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|        | Pin number                           | Pin name         | Туре            | Function                                                                                                                                                  |  |  |
|        | 16                                   | GND              | Power           | Ground                                                                                                                                                    |  |  |
|        | 17                                   | V <sub>CC</sub>  | Power           | Supply voltage (3.3 V ± 5%)                                                                                                                               |  |  |
|        | 18                                   | R <sub>EXT</sub> | Analog          | Connect to GND through a 4.7 K $\Omega$ ± 1% precision reference resistor. Sets the output current to generate the output voltage compliant with TMDS     |  |  |
|        | 19                                   | EQ_BOOST         | Input           | Provides equalizer boost function. Set to L for short cables and H for long cables.                                                                       |  |  |
|        | 20                                   | DDC_Y_PWR        | Power           | External power to connect the pull-up resistor on DDC Y ports. Connect to GND if unused.                                                                  |  |  |
|        | 21, 23                               | S1,S2,S3         | Input           | Source select inputs                                                                                                                                      |  |  |
|        | 24                                   | GND              | Power           | Ground                                                                                                                                                    |  |  |
|        | 25, 26                               | Y4, Z4           | Output,<br>TMDS | Channel 4 differential outputs                                                                                                                            |  |  |
|        | 27                                   | V <sub>CC</sub>  | Power           | Supply voltage (3.3 V ± 5%)                                                                                                                               |  |  |
|        | 28, 29                               | Y3, Z3           | Output,<br>TMDS | Channel 3 differential outputs                                                                                                                            |  |  |
|        | 30                                   | GND              | Power           | Ground                                                                                                                                                    |  |  |
|        | 31, 32                               | Y2, Z2           | Output,<br>TMDS | Channel 2 differential outputs                                                                                                                            |  |  |
|        | 33                                   | V <sub>cc</sub>  | Power           | Supply voltage (3.3 V ± 5%)                                                                                                                               |  |  |
|        | 34, 35                               | Y1, Z1           | Output,<br>TMDS | Channel 1 differential outputs                                                                                                                            |  |  |
|        | 36                                   | GND              | Power           | Ground                                                                                                                                                    |  |  |
|        | 37                                   | GND              | Power           | Ground                                                                                                                                                    |  |  |
|        | 38                                   | SCL_SINK         | I/O             | Sink side DDC bus clock line                                                                                                                              |  |  |
|        | 39                                   | SDA_SINK         | I/O             | Sink side DDC bus data line                                                                                                                               |  |  |
| Obsole | 40                                   | HPD_SINK         | Input           | Sink side hot plug detector input High: 5 V power signal asserted from source to sink and EDID is ready. Low: No 5 V power signal is asserted from source |  |  |
|        |                                      |                  |                 | to sink or EDID is not ready.                                                                                                                             |  |  |
|        | 41                                   | DDC_3_PWR        | Power           | External power to connect the pull-up resistor on DDC C ports. Connect to GND if unused.                                                                  |  |  |
|        | 42                                   | OE_N             | Input           | Output enable, active low                                                                                                                                 |  |  |
|        | 43                                   | VCC              | Power           | Supply voltage (3.3 V ± 5%)                                                                                                                               |  |  |
|        | 44                                   | HPD3             | Output          | Port 3 hot plug detector output. Open drain output. Connect an external resistor according to the HDMI specification.                                     |  |  |
|        | 45                                   | SDA3             | I/O             | Port 3 DDC bus data line                                                                                                                                  |  |  |
|        | 46                                   | SCL3             | I/O             | Port 3 DDC bus clock line                                                                                                                                 |  |  |

STDVE003A Pin configuration

Table 2. Pin description (continued)

| Pin numbe | Pin name        | Туре        | Function                                                                                                              |
|-----------|-----------------|-------------|-----------------------------------------------------------------------------------------------------------------------|
| 47        | GND             | Power       | Ground                                                                                                                |
| 48, 49    | B31, A31        | Input, TMDS | Port 3 differential inputs for channel 1                                                                              |
| 50        | V <sub>CC</sub> | Power       | Supply voltage (3.3 V ± 5%)                                                                                           |
| 51, 52    | B32, A32        | Input, TMDS | Port 3 differential inputs for channel 2                                                                              |
| 53        | GND             | Power       | Ground                                                                                                                |
| 54, 55    | B33, A33        | Input, TMDS | Port 3 differential inputs for channel 3                                                                              |
| 56        | V <sub>CC</sub> | Power       | Supply voltage (3.3 V ± 5%)                                                                                           |
| 57, 58    | B34, A34        | Input, TMDS | Port 3 differential inputs for channel 4                                                                              |
| 59        | GND             | Power       | Ground                                                                                                                |
| 60        | DDC_2_PWR       | Power       | External power to connect the pull-up resistor on DDC B ports. Connect to GND if unused.                              |
| 61        | V <sub>CC</sub> | Power       | Supply voltage (3.3 V ± 5%)                                                                                           |
| 62        | HPD2            | Output      | Port 2 hot plug detector output. Open drain output. Connect an external resistor according to the HDMI specification. |
| 63        | SDA2            | I/O         | Port 2 DDC bus data line                                                                                              |
| 64        | SCL2            | I/O         | Port 2 DDC bus clock line                                                                                             |
| 65        | GND             | Power       | Ground                                                                                                                |
| 66        | GND             | Power       | Ground                                                                                                                |
| 67, 68    | B21, A21        | Input, TMDS | Port 2 differential inputs for channel 1                                                                              |
| 69        | V <sub>CC</sub> | Power       | Supply voltage (3.3 V ± 5%)                                                                                           |
| 70, 71    | B22, A22        | Input, TMDS | Port 2 differential inputs for channel 2                                                                              |
| 72        | GND             | Power       | Ground                                                                                                                |
| 73, 74    | B23, A23        | Input, TMDS | Port 2 differential inputs for channel 3                                                                              |
| 75        | V <sub>CC</sub> | Power       | Supply voltage (3.3 V ± 5%)                                                                                           |
| 76, 77    | B24, A24        | Input, TMDS | Port 2 differential inputs for channel 4                                                                              |
| 78        | GND             | Power       | Ground                                                                                                                |
| 79        | V <sub>CC</sub> | Power       | Supply voltage (3.3 V ± 5%)                                                                                           |
| 80        | HPD1            |             | Port 1 hot plug detector output. Open drain output. Connect an external resistor according to the HDMI specification. |

## 3 Functional description

The STDVE003A routes physical layer signals for high bandwidth digital video and is compatible with low voltage differential signaling standard like TMDS. The device passes the differential inputs from a video source to a common display when it is in the active mode of operation. The device conforms to the TMDS standard on both inputs and outputs.

The low on-resistance and low I/O capacitance of the switch in STDVE003A result in a very small propagation delay. The device integrates SPDT-type switches for 3 differential data TMDS channels and 1 differential clock channel. Additionally, it integrates the switches for DDC and HPD line switching with I<sup>2</sup>C repeater on the DDC lines.

The I<sup>2</sup>C interface of the selected input port is linked to the I<sup>2</sup>C interface of the output port, and the hot plug detector (HPD) of the selected input port is output to HPD\_SINK. For the unused ports, the I<sup>2</sup>C interfaces are isolated and the HPD pins are driven to L state.

### 3.1 Adaptive equalizer

The equalizer dramatically reduces the intersymbol interference (ISI) jitter and attenuation from long or lossy transmission media. The inputs present high impedance when the device is not active or when  $V_{CC}$  is absent or 0 V. In all other cases, the 50  $\Omega$  termination resistors on input channels are present.

This circuit helps to improve the signal eye pattern significantly. Shaping is performed by the gain stage of the equalizer to compensate the signal degradation and then the signals are driven on to the output ports.

The equalizer is fully adaptive and automatic in function providing smaller gain at low frequencies and higher gain at high frequencies. The default setting of EQ\_BOOST = L is recommended for optimized operation.

Table 3. Gain frequency response

|       | Frequency<br>(MHz) | Gain in dB<br>(EQ_BOOST = 0) | Gain in dB<br>(EQ_BOOST = 1) |
|-------|--------------------|------------------------------|------------------------------|
| 7/6   | 225                | 3                            | 6.5                          |
| 1200, | 325                | 5                            | 8.5                          |
| 002   | 410                | 6.5                          | 11                           |
|       | 825                | 11                           | 16                           |
|       | 1650               | 16                           | 21.5                         |



Figure 6. STDVE003A gain vs. frequency

The STDVE003A equalizer is fully adaptive and automatic in function. The default setting of EQ\_BOOST = L is recommended for optimal operation. The equalizer's performance is optimized for all frequencies over the cable lengths from 1 m to 25 m at EQ\_BOOST = L. If cable lengths greater than 25 m are desired in application, then EQ\_BOOST = H setting is recommended.

#### Input termination

The STDVE003A integrates precise 50  $\Omega$ ± 5% termination resistors, pulled up to V<sub>CC</sub>, on all its differential input channels. External terminations are not required. This gives better performance and also minimizes the PCB board space. These on-chip termination resistors should match the differential characteristic impedance of the transmission line. Since the output driver consists of current steering devices, an output voltage is not generated without a termination resistor. Output voltage levels are dependent on the value of the total termination resistance. The STDVE003A produces TMDS output levels for point-to-point links that are doubly terminated (100  $\Omega$  at each end). With the typical 10 mA output current, the STDVE003A produces an output voltage of 3.3 - 0.5 V = 2.8 V when driving a termination line terminated at each end. The input terminations are selectable thus saving power for the unselected ports.

#### **Output buffers**

Each differential output of the STDVE003A drives external 50  $\Omega$  load (pull-up resistor) and conforms to the TMDS voltage standard. The output drivers consist of 10 mA differential current-steering devices.

The driver outputs are short-circuit current limited and are high-impedance to ground when  $OE_N = H$  or the device is not powered. The current steering architecture requires a resistive load to terminate the signal to complete the transmission loop from  $V_{CC}$  to GND through the termination resistor. Because the device switches the direction of the current flow and not voltage levels, the output voltage swing is determined by  $V_{CC}$  minus the voltage drop across the termination resistor. The output current drivers are controlled by the  $OE_N$  pin and are turned off when  $OE_N$  is a high. A stable 10 mA current is derived by accurate internal current mirrors of a stable reference current which is generated by band-gap voltage

across the REXT. The differential output driver provides a typical 10 mA current sink capability, which provides a typical 500 mV voltage drop across a 50  $\Omega$  termination resistor.

#### **TMDS voltage levels**

The TMDS interface standard is a signaling method intended for point-to-point communication over a tightly controlled impedance medium. The TMDS standard uses a lower voltage swing than other common communication standards, achieving higher data rates with reduced power consumption while reducing EMI emissions and system susceptibility to noise. The device is capable of detecting differential signals as low as 100 mV within the entire common mode voltage range.

### 3.2 Operating modes

Table 4. OE\_N operating modes

|      | Input                                                      |   | Out  | tput |                |
|------|------------------------------------------------------------|---|------|------|----------------|
| OE_N | OE_N   IN+ IN- IN- (ports A1, A2 or A3) (ports B1, B2 or I |   | OUT+ | OUT- | Function       |
| L    | Н                                                          | L | H    | L    | Active mode    |
| L    | L                                                          | Н | ) L  | Н    | Active mode    |
| Н    | Х                                                          | X | Hi-Z | Hi-Z | Low power mode |

The  $OE_N$  input activates a hardware power down mode. When the power down mode is active ( $OE_N = H$ ), all input and output buffers and internal bias circuitry are powered-off and disabled.

Outputs are tri-stated in power-down mode. When exiting power-down mode, there is a delay associated with turning on band-references and input/output buffer circuits.

#### 3.2.1 SEL operating modes

The active source is selected by configuring source select inputs, S1, S2 and S3. The selected TMDS inputs from each port are switched through a 3-to-1 multiplexer. The I<sup>2</sup>C interface of the selected input port is linked to the I<sup>2</sup>C interface of the output port, and the hot plug detector (HPD) of the selected input port is output to HPD\_SINK. For the unused ports, the I<sup>2</sup>C interfaces are isolated, and the HPD pins are kept low.

Table 5. SEL operating modes

| Control pins |    |    | I/O         | selected             | Hot-plug detect status |          |          |
|--------------|----|----|-------------|----------------------|------------------------|----------|----------|
| S1           | S2 | S3 | Y/Z         | SCL_SINK<br>SDA_SINK | HPD1                   | HPD2     | HPD3     |
| Н            | Х  | Х  | A1/B1       | SCL1<br>SDA1         | HPD_SINK               | LC       | (C)      |
| L            | Н  | X  | A2/B2       | SCL2<br>SDA2         | _                      | HPD_SINK | L        |
| L            | L  | н  | A3/B3       | SCL3<br>SDA3         | ×6                     | L        | HPD_SINK |
| L            | L  | L  | None<br>(Z) | None (Z)             | L                      | L        | L        |

H: logic high; L: logic low; X: don't care; Z: high impedance

### 3.3 HPD pins

The input pin HPD\_SINK is 5 V tolerant, allowing direct connection to 5 V signals. The switch is able to pass both 0 V and 5 V signal levels. The HPD\_SINK is an input pin while the A\_HPD, B\_HPD and C\_HPD are open-drain outputs.

#### 3.4 DDC channels

The DDC channels are designed with a bidirectional NMOS gate, providing 5 V signal tolerance. The 5 V tolerance allows direct connection to a standard I<sup>2</sup>C bus, thus eliminating the need for a level shifter. There should be external pull-up resistors on either side of the device on both the SCL and SDA lines.

## 3.5 I<sup>2</sup>C DDC line repeater

The device contains two identical bidirectional open-drain, non-inverting buffer circuits that enable I<sup>2</sup>C DDC bus lines to be extended without degradation in system performance. The STDVE003A buffers both the serial data (DDC SDA) and serial clock (DDC SCL) on the I2C bus, while retaining all the operating modes and features of the I<sup>2</sup>C system. This enables two buses of 400 pF bus capacitance to be connected in an I<sup>2</sup>C application. These buffers are operational from a supply V of 3.0 V to 3.6 V.

The  $I^2C$  bus capacitance limit of 400 pF restricts the number of devices and bus length. The STDVE003A enables the system designer to isolate the two halves of a bus, accommodating more  $I^2C$  devices or longer trace lengths. It can also be used to run two buses, one at 5 V and the other at 3.3 V or a 400 kHz and 100 kHz bus, where the 100 kHz bus is isolated when 400 kHz operation of the other bus is required. The STDVE003A can be used to run the  $I^2C$  bus at both 5 V and 3.3 V interface levels.

The S1, S2 and S3 (SEL) lines act as control signals for the corresponding A, B or C ports. Note that the SEL line has an internal pull-down resistor. The SEL line should not change state during an I<sup>2</sup>C operation, because disabling during bus operation hangs the bus and enabling part way through a bus cycle could confuse the I<sup>2</sup>C parts being enabled. The SEL input should change state only when the global bus and the repeater port are in idle state, to prevent system failures.

The output low levels for each internal buffer are approximately 0.5 V, but the input voltage of each internal buffer must be 70 mV or more below the output low level, when the output internally is driven low. This prevents a lock-up condition from occurring when the input low condition is released.

As with the standard  $I^2C$  system, pull up resistors are required to provide the logic high levels on the buffered bus. The STDVE003A has standard open collector configuration of the  $I^2C$  bus. The size of the pull up resistors depends on the system, but each side of the repeater must have a pull up resistor.

This part is designed to work with standard mode and fast mode I<sup>2</sup>C devices. Standard mode I<sup>2</sup>C devices only specify 3 mA output drive, this limits the termination current to 3 mA in a generic I<sup>2</sup>C system where standard mode devices and multiple masters are possible. Under certain conditions, higher termination currents can be used.

#### 3.6 Power-down condition

The OE\_N is used to disable most of the internal circuitry of STDVE003A that puts the device in a low power mode of operation.

#### **3.7** Bias

The bandgap reference voltage over the external  $R_{EXT}$  reference resistor sets the internal bias reference current. This current and its factors (achieved by employing highly accurate and well matched current mirror circuit topologies) are generated on-chip and used by several internal modules. The 10 mA current used by the transmitter block is also generated using this reference current. It is important to ensure that the  $R_{EXT}$  value is within the  $\pm 1\%$  tolerance range of its typical value.

Table 6. Bias parameter

| Parameter       | Min | Тур | Max | Unit |
|-----------------|-----|-----|-----|------|
| Bandgap voltage | -   | 1.2 | -   | V    |

The output voltage swing depends on 3 components: supply voltage ( $V_{supply}$ ), termination resistor ( $R_T$ ) and current drive ( $I_{drive}$ ). The supply voltage can vary from 3.3 V  $\pm 5\%$ , termination resistor can vary from 50  $\Omega\pm 10\%$ .

The voltage on the output is given by:

The variation on I<sub>drive</sub> must be controlled to ensure that the voltage on HDMI output is within the HDMI specification under all conditions.

This is achieved when:

400 mV ≤I<sub>drive</sub> x R<sub>T</sub> ≤600 mV with typical value centered at 500 mV.

### 3.8 Timing between HPD and DDC

It is important to ensure that the I<sup>2</sup>C DDC interface is ready by the time the HPD detection is complete.

As soon as the discovery is finished by the HPD detection, the configuration data is exchanged between a source and sink through the  $I^2C$  DDC interface. The STDVE003 Afs DDC interface is ready for communication as soon as the power supply to the chip is present and stable. When the desired port is enabled and the chip is out of shutdown mode, the  $I^2C$  DDC lines can be used for communication.

Thus, as soon as the HPD detection sequence is complete, the DDC interface can be readily used. There is no delay between the HPD detection and I<sup>2</sup>C DDC interface to be ready.

## 4 Maximum rating

Stressing the device above the rating listed in the "absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 7. Absolute maximum ratings

| Symbol           | Parameter                                                                                                         | Value        | Unit |
|------------------|-------------------------------------------------------------------------------------------------------------------|--------------|------|
| V <sub>CC</sub>  | Supply voltage to ground                                                                                          | -0.5 to +4.0 | V    |
|                  | DC input voltage (TMDS ports)                                                                                     | 1.7 to +4.0  | ٧    |
|                  | SEL (S1, S2, S3), OE_N                                                                                            | -0.5 to +4.0 | V    |
| V <sub>I</sub>   | A_DDC_SDA, A_DDC_SCL, B_DDC_SDA, B_DDC_SCL, C_DDC_SDA, C_DDC_SCL,Y_DDC_SDA, Y_DDC_SCL, Y_HPD, A_HPD, B_HPD, C_HPD | -0.5 to +6.0 | V    |
| Io               | DC output current                                                                                                 | 120          | mA   |
| T <sub>STG</sub> | Storage temperature                                                                                               | -65 to +150  | °C   |
| TL               | Lead temperature (10 sec)                                                                                         | 300          | °C   |

Table 8. Thermal data

|        | Symbol           | Parameter                              | TQFP80 | Unit |
|--------|------------------|----------------------------------------|--------|------|
|        | $\Theta_{\! JA}$ | Thermal coefficient (junction-ambient) | 48     | °C/W |
| 12501E | teP              | <sup>1</sup> 090                       |        |      |
| Ops    |                  |                                        |        |      |

## 4.1 Recommended operating conditions

### 4.2 DC electrical characteristics

 $T_A$  = -40 to +85 °C,  $V_{CC}$  = 3.3 V ± 5% <sup>(a)</sup>

Table 9. Power supply characteristics

| Symbol          | Parameter      | Test condition                                                                                                                             |       |     | Unit  |      |
|-----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| Symbol          | Parameter      | rest condition                                                                                                                             | Min   | Тур | Max   | Unit |
| V <sub>CC</sub> | Supply voltage |                                                                                                                                            | 3.135 | 3.3 | 3.465 | V    |
| Icc             | Supply current | All inputs/outputs are enabled. Inputs are terminated with 50 $\Omega$ to V <sub>CC</sub> . V <sub>CC</sub> = 3.465 V Data rate = 3.4 Gbps |       | 280 | odinc | mA   |

Table 10. DC specifications for TMDS differential inputs

| Symbol           | Parameter                                                      | Test condition                                          | $\mathcal{O}_{\mathcal{O}_{\sigma}}$ | Value |                        | Unit  |  |
|------------------|----------------------------------------------------------------|---------------------------------------------------------|--------------------------------------|-------|------------------------|-------|--|
| Symbol           | Farameter                                                      | rest condition                                          | Min                                  | Тур   | Max                    | Offic |  |
| V <sub>TH</sub>  | Differential input high<br>threshold<br>(peak-to-peak)         | $V_{CC} = 3.465 \text{ V}$<br>over the entire $V_{CMR}$ |                                      | 0     | 150                    | mV    |  |
| V <sub>TL</sub>  | Differential input low threshold                               | $V_{CC} = 3.465 \text{ V}$<br>over the entire $V_{CMR}$ | -150                                 | 0     |                        | mV    |  |
| V <sub>ID</sub>  | Differential input<br>voltage<br>(peak-to-peak) <sup>(1)</sup> | V <sub>CC</sub> = 3.465 V                               | 150                                  |       | 1560                   | mV    |  |
| V <sub>CMR</sub> | Common mode voltage range                                      |                                                         | V <sub>CC</sub> - 0.3                |       | V <sub>CC</sub> - 0.04 | V     |  |
| C <sub>IN</sub>  | Input capacitance                                              | IN+ or IN- to<br>GND<br>F = 1 MHz                       |                                      | 3.5   |                        | pF    |  |

Differential output voltage is defined as | (OUT+ - OUT-) |.
 Differential input voltage is defined as | (IN+ - IN-) |.

a. Typical parameters are measured at  $V_{CC}$  = 3.3 V,  $T_{A}$  = +25  $^{\circ}C.$ 

Table 11. DC specifications for TMDS differential ouputs

| Symbol             | Parameter                                                       | Test condition                                                          |                      | Value |                      | Unit  |
|--------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------|----------------------|-------|----------------------|-------|
| Symbol             | Farameter                                                       | rest condition                                                          | Min                  | Тур   | Max                  | Offic |
| V <sub>OH</sub>    | Single-ended high level output voltage                          |                                                                         | V <sub>CC</sub> -10  |       | V <sub>CC</sub> +10  | mV    |
| V <sub>OL</sub>    | Single-ended low level output voltage                           |                                                                         | V <sub>CC</sub> -600 |       | V <sub>CC</sub> -400 | mV    |
| V <sub>swing</sub> | Single ended output swing voltage                               | $V_{CC} = 3.3 \text{ V}$ $R_{TERM} = 50 \Omega$                         | 400                  | 500   | 600                  | mV    |
| V <sub>OD</sub>    | Differential output<br>voltage<br>(peak-to-peak) <sup>(1)</sup> | $V_{CC} = 3.3 \text{ V}$ $R_{TERM} = 50 \Omega$                         | 800                  | 1000  | 1200                 | mV    |
| l <sub>OL</sub>    | Differential output low level current                           |                                                                         | 8                    | 10    | 12                   | mA    |
| ll <sub>SC</sub> l | Output driver short-<br>circuit current<br>(continuous)         | OUT $\pm$ = GND through a 50 $\Omega$ resistor.<br>See <i>Figure 11</i> |                      | te Pr | 12                   | mA    |
| C <sub>OUT</sub>   | Output capacitance                                              | OUT+ or OUT-<br>to GND when tri-<br>state<br>F = 1 MHz                  | J/050/1              | 5.5   |                      | pF    |

<sup>1.</sup> Differential output voltage is defined as I (OUT+ - OUT-) I. Differential input voltage is defined as I (IN+ - IN-) I

Table 12. DC specifications for OE\_N, EQ\_BOOST, SEL (S1, S2, S3) inputs

| Symbol          | Parameter                | Test condition                                          |      |      | Unit |    |  |
|-----------------|--------------------------|---------------------------------------------------------|------|------|------|----|--|
| Symbol          | Farameter                | rest condition                                          | Min  | Тур  | Max  |    |  |
| V <sub>IH</sub> | HIGH level input voltage | High level guaranteed                                   | 2.0  |      |      | V  |  |
| V <sub>IL</sub> | LOW level input voltage  | Low level guaranteed                                    | -0.5 |      | 0.8  | V  |  |
| V <sub>IK</sub> | Clamp diode voltage      | $V_{CC} = 3.465 \text{ V}$<br>$I_{IN} = -18 \text{ mA}$ | -1.2 | -0.8 |      | V  |  |
| I <sub>IH</sub> | Input high current       | $V_{CC} = 3.465 \text{ V}$<br>$V_{IN} = V_{CC}$         | -5   |      | +5   | μА |  |
| I <sub>IL</sub> | Input low current        | V <sub>CC</sub> = 3.465 V<br>V <sub>IN</sub> = GND      | -5   |      | +5   | μА |  |
| C <sub>IN</sub> | Input capacitance        | Pin to GND<br>F = 1 MHz                                 |      | 3.5  | 0.0  | pF |  |

### Table 13. Input termination resistor

| Symbol            | Parameter                                                                                    | Test condition           | 7/6/ | Value |    | Unit |
|-------------------|----------------------------------------------------------------------------------------------|--------------------------|------|-------|----|------|
| R <sub>TERM</sub> | Differential input<br>termination resistor on<br>IN± channels relative to<br>V <sub>CC</sub> | I <sub>IN</sub> = -10 mA | 45   | 50    | 55 | Ω    |

### Table 14. External reference resistor

| Symbol           | Parameter                                       | Test condition        |     | Value |     | Unit  |
|------------------|-------------------------------------------------|-----------------------|-----|-------|-----|-------|
| Symbol           | raidinetei                                      | rest condition        | Min | Тур   | Max | Offic |
| R <sub>EXT</sub> | Resistor for TMDS compliant voltage swing range | Tolerance for R = ±1% |     | 4.7   |     | ΚΩ    |

### Table 15. DDC I/O pins (switch)

| Symbol              | Parameter     | Test condition |     | Value Min Typ Max |     | Unit  |
|---------------------|---------------|----------------|-----|-------------------|-----|-------|
| Symbol              | Farameter     | rest condition | Min |                   |     | Oilit |
| V <sub>I(DDC)</sub> | Input voltage |                | GND |                   | 5.3 | V     |

Table 15. DDC I/O pins (switch)

|     | Symbol                | Parameter                | Test condition                                                                             | Value  |              |       | Unit |
|-----|-----------------------|--------------------------|--------------------------------------------------------------------------------------------|--------|--------------|-------|------|
| 3   | ymboi                 | Parameter                | rest condition                                                                             | Min    | Тур          | Max   | Unit |
|     |                       |                          | $V_{CC} = 3.465 \text{ V}$ A, B, C ports = 5.3 V Y port = 0.0 V Switch is isolated         |        |              | 6     | μΑ   |
|     | I <sub>I</sub> (leak) | Input leakage current    | V <sub>CC</sub> = 3.465 V<br>A, B, C ports = 3.3 V<br>Y port = 0.0 V<br>Switch is isolated |        |              | 2     | μА   |
|     | C <sub>I/O</sub>      | Input/output capacitance | $V_I=0 V$ $F=1 MHz$ Switch disabled                                                        |        | 5            | AUC't | pF   |
|     | 0 /0                  | input output outputiumo  | $V_I=0 V$ $F=1 MHz$ Switch enabled                                                         | × (2   | <b>P</b> 9(0 |       | pF   |
|     |                       | te Product               |                                                                                            | olette |              |       |      |
| 0,0 | 30/8                  |                          |                                                                                            |        |              |       |      |

Table 16. Status pins (Y\_HPD)

| Cymhal          | Parameter                | Test condition                                   |     | Unit |     |    |  |
|-----------------|--------------------------|--------------------------------------------------|-----|------|-----|----|--|
| Symbol          | Farameter                | rest condition                                   | Min | Тур  | Max |    |  |
| V <sub>IH</sub> | High level input voltage | V <sub>CC</sub> = 3.3 V<br>High level guaranteed | 2.0 |      | 5.3 | V  |  |
| V <sub>IL</sub> | Low level input voltage  | V <sub>CC</sub> = 3.3 V<br>Low level guaranteed  | GND |      | 0.8 | V  |  |
|                 | Input lookege ourrent    | V <sub>CC</sub> = 3.465 V<br>Y = 5.3 V           |     |      | 4   | μΑ |  |
| I(leak)         | Input leakage current    | V <sub>CC</sub> = 3.465 V<br>Y = 3.3 V           |     |      | 2   | μА |  |

Table 17. Status pins (A\_HPD, B\_HPD, C\_HPD)<sup>(1)</sup>

| Symbol           | Parameter                               | Test condition                                       |     | Value |     |      |  |
|------------------|-----------------------------------------|------------------------------------------------------|-----|-------|-----|------|--|
| Symbol           | Faiametei                               | rest condition                                       | Min | Тур   | Max | Unit |  |
| V                | Voltage                                 |                                                      | GND |       | 5.3 | V    |  |
| C                | Input/output capacitance                | V <sub>I</sub> = 0 V<br>F = 1 MHz<br>Switch disabled |     | 5     |     | pF   |  |
| C <sub>I/O</sub> | impulvouiput capacitance                | V <sub>I</sub> = 0 V<br>F = 1 MHz<br>Switch enabled  |     | 9     |     | pF   |  |
| V <sub>OL</sub>  | Output low voltage<br>(open drain I/Os) | $V_{CC} = 3.3 \text{ V}$<br>$I_{OL} = 8 \text{ mA}$  |     |       | 0.4 | V    |  |

<sup>1.</sup> Typical parameters are measured at  $V_{CC}$  = 3.3 V,  $T_A$  = +25 °C.

# 4.3 DC electrical characteristics (I<sup>2</sup>C repeater)

(T<sub>A</sub> = -40 to +85 °C,  $V_{CC}$  = 3.3 V  $\pm$  5%, GND = 0 V; unless otherwise specified)

Table 18. Supplies

| Symbol   | Parameter         | Test condition |       | Value |       | Unit |  |
|----------|-------------------|----------------|-------|-------|-------|------|--|
| Зупівої  | raiailletei       | rest condition | Min   | Тур   | Max   | Onit |  |
| $V_{CC}$ | DC supply voltage |                | 3.135 | 3.3   | 3.465 | V    |  |

Table 19. Input/output SDA, SCL

| Symbol           | Parameter                                         | Test condition                             |                     | Value |                     | Unit  |
|------------------|---------------------------------------------------|--------------------------------------------|---------------------|-------|---------------------|-------|
| Symbol           | Parameter                                         | rest condition                             | Min                 | Тур   | Max                 | CONT. |
| V <sub>IH</sub>  | High level input voltage                          |                                            | 0.7 V <sub>CC</sub> |       | 5.3                 | V     |
| V <sub>IL</sub>  | Low level input voltage <sup>(1)</sup>            |                                            | -0.5                | 611   | 0.3 V <sub>CC</sub> | V     |
| V <sub>ILc</sub> | Low level input voltage contention <sup>(1)</sup> |                                            | -0.5                | ,0    | 0.4                 | V     |
| V <sub>IK</sub>  | Input clamp voltage                               | I <sub>I</sub> = -18 mA                    | CD,                 | _     | -1.2                | V     |
| I <sub>IL</sub>  | Input current low (SDA, SCL)                      | Input current low (SDA, SCL)               | )O                  | _     | 1                   | μΑ    |
| 1                | Input current high                                | V <sub>I</sub> = 3.465 V<br>(SDA, SCL)     | _                   | _     | 10                  | μΑ    |
| I <sub>IH</sub>  | (SDA, SCL)                                        | V <sub>I</sub> = 5.3 V<br>(SDA, SCL)       | _                   | _     | 10                  | μΑ    |
| V                | LOW-level output                                  | I <sub>OL</sub> = 3 mA                     |                     |       | 0.4                 | V     |
| V <sub>OL</sub>  | voltage                                           | I <sub>OL</sub> = 6 mA                     |                     |       | 0.65                | V     |
| . \0             | Output high level                                 | V <sub>O</sub> = 3.6 V;<br>driver disabled | _                   | _     | 10                  | μΑ    |
| Іон              | leakage current                                   | V <sub>O</sub> = 5.3 V;<br>driver disabled | -                   | -     | 10                  | μА    |
| Cı               | Input capacitance                                 | V <sub>I</sub> = 3 V or 0 V                | _                   | 6     | 7 <sup>(2)</sup>    | pF    |

<sup>1.</sup> V<sub>IL</sub> specification is for the first low level seen by the SDA/SCL lines. V<sub>ILc</sub> is for the second and subsequent low levels seen by the SDA/SCL lines.

<sup>2.</sup> The SCL/SDA  $C_1$  is about 200 pF when  $V_{CC}$  = 0 V. The STDVE003A should be used in applications where power is secured to the repeater but an active bus remains on either set of the SDA/SCL pins.

## 4.4 Dynamic switching characteristics<sup>(b)</sup>

 $T_A$  = -40 to +85 °C,  $V_{CC}$  = 3.3 V ± 5%,  $R_{TERM}$  = 50  $\Omega$  ± 5%,  $C_L$  = 5 pF).

Typical values are at  $T_A$  = +25 °C and  $V_{CC}$  = 3.3 V.

Table 20. Clock and data rate

| Symbol            | Parameter                                                    | Test condition - |     | Unit |     |       |
|-------------------|--------------------------------------------------------------|------------------|-----|------|-----|-------|
|                   | Farameter                                                    |                  | Min | Тур  | Max | Oilit |
| fск               | Clock frequency<br>(1/10th of the<br>differential data rate) |                  | 25  |      | 340 | MHz   |
| D <sub>rate</sub> | Signaling rate                                               |                  |     |      | 3.4 | Gbps  |

Table 21. Equalizer gain

| Symbol              | Parameter                                               | Test condition                                           |     | Unit |     |       |
|---------------------|---------------------------------------------------------|----------------------------------------------------------|-----|------|-----|-------|
| Syllibol            |                                                         | rest condition                                           | Min | Тур  | Max | Offic |
| G_EQ Equalizer gain |                                                         | At all frequencies<br>(EQ_BOOST = L) for short<br>cables | ete | 15   |     | dB    |
|                     | At all frequencies<br>(EQ_BOOST = H) for long<br>cables |                                                          | 20  |      | dB  |       |

Table 22. Differential output timings

| Symbol           | Parameter                                  | Test condition                                            |     | Unit |     |      |
|------------------|--------------------------------------------|-----------------------------------------------------------|-----|------|-----|------|
| Symbol           | Parameter                                  | rest condition                                            | Min | Тур  | Max | Oint |
| t <sub>r</sub>   | Differential data and                      | 20% to 80% of V <sub>OD</sub>                             | 75  | 150  | 240 | ps   |
| t <sub>f</sub>   | clock output rise/fall times               | 80% to 20% of V <sub>OD</sub>                             | 75  | 150  | 240 | ps   |
| t <sub>PLH</sub> | Differential low to high propagation delay | Alternating 1 and 0 pattern at slow and fast data rates   | 250 |      | 800 | ps   |
| t <sub>PHL</sub> | Differential high to low propagation delay | Measure at 50% V <sub>OD</sub><br>between input to output | 250 |      | 800 | ps   |

b. The timing values in this section are tested during characterization and are guaranteed by design and simulation. Not tested in production.

Table 23. Skew times

| Symbol              | Parameter                                     | Test condition                                                                                                   | Value |     |     | Unit  |  |
|---------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------|-----|-----|-------|--|
| Symbol              |                                               |                                                                                                                  | Min   | Тур | Max | Offic |  |
| t <sub>SK(O)</sub>  | Inter-pair channel-to-<br>channel output skew |                                                                                                                  |       |     | 100 | ps    |  |
| t <sub>SK(P)</sub>  | Pulse skew                                    | l t <sub>PLH</sub> - t <sub>PHL</sub> l                                                                          |       | 25  | 80  | ps    |  |
| t <sub>SK(D)</sub>  | Intra-pair differential skew                  |                                                                                                                  |       |     | 44  | ps    |  |
| t <sub>SK(CC)</sub> | Output channel to channel skew                | Difference in<br>propagation<br>delay<br>(t <sub>PLH</sub> or t <sub>PHL</sub> )<br>among all output<br>channels |       | 50  | 125 | Cps   |  |

### Table 24. Turn-on and turn-off times

| Symbol           | Parameter                | Test condition                                          | Value             |     |     | Unit |  |
|------------------|--------------------------|---------------------------------------------------------|-------------------|-----|-----|------|--|
|                  |                          |                                                         | Min               | Тур | Max | Omit |  |
| t <sub>ON</sub>  | TMDS output enable time  | Time from OE_N to OUT± change from tristate to active   | 0/0 <sub>20</sub> | 12  | 20  | ns   |  |
| t <sub>OFF</sub> | TMDS output disable time | Time from OE_N to OUT± change from active to tri- state |                   | 6   | 10  | ns   |  |

### Table 25. DDC I/O pins

| Symbol Parameter | Test condition |             | Unit |     |      |
|------------------|----------------|-------------|------|-----|------|
|                  |                | Min         | Тур  | Max | Onit |
| 5                | Refer to       | Section 4.5 |      |     |      |

### Table 26. Status pins (Y\_HPD, A\_HPD, B\_HPD, C\_HPD, SEL)

| Symbol               | Parameter                                                                 | Test condition                                         | Value |     |     | Unit  |  |
|----------------------|---------------------------------------------------------------------------|--------------------------------------------------------|-------|-----|-----|-------|--|
| Symbol               | raiametei                                                                 | rest condition                                         | Min   | Тур | Max | Offic |  |
| t <sub>PD(HPD)</sub> | Propagation delay<br>(from Y_HPD to the<br>active port of HPD)            | $C_L = 10 \text{ pF},$<br>$R_{PU} = 1 \text{ K}\Omega$ |       | 150 |     | ns    |  |
| T <sub>ON/OFF</sub>  | Switch time<br>(from port select to the<br>latest valid status of<br>HPD) | C <sub>L</sub> = 10 pF                                 |       | 50  |     | ns    |  |

Table 27. Jitter

| Symbol | Parameter                   | Test condition                           |     | Value |     | Unit     |
|--------|-----------------------------|------------------------------------------|-----|-------|-----|----------|
| Symbol | Symbol Parameter            | rest condition                           | Min | Тур   | Max | Offic    |
| ţліт   | Total jitter <sup>(1)</sup> | PRBS pattern<br>at 1.6 Gbps<br>(800 MHz) |     | 35    |     | ps (p-p) |

Total jitter is measured peak-to-peak with a histogram including 3500 window hits. Stimulus and fixture jitter has been subtracted. Input differential voltage =  $V_{ID}$  = 500 mV, PRBS random pattern at 1.65 Gbps,  $t_r$ = $t_f$ =50 ps (20% to 80%). Jitter parameter is not production-tested but guaranteed through characterization on a sample-to-sample basis. Obsolete Productis). Obsolete Productis)

# 4.5 Dynamic switching characteristics (I<sup>2</sup>C repeater)

 $T_A$  = -40 to +85 °C,  $V_{CC}$  = 3.3 V ± 5%.

Typical values are at  $T_A$  = +25 °C and  $V_{CC}$  = 3.3 V.

Table 28. I<sup>2</sup>C repeater<sup>(1)</sup>

| Complete                | Devementer                               | Took oon dikin n                                                                                                                                                 |          | Value |     | - Unit |
|-------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|-----|--------|
| Symbol                  | Parameter                                | Test condition                                                                                                                                                   | Min      | Тур   | Max | Unit   |
| f                       | I <sup>2</sup> C clock frequency         | Standard mode                                                                                                                                                    |          |       | 100 | kHz    |
| f <sub>SCL</sub>        | TO Clock frequency                       | Fast mode                                                                                                                                                        |          |       | 400 | kHz    |
|                         |                                          | 100 KHz See Figure 19 Voltage on line = 5V Cmax=400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20% time intervals on both transitions.       | 4.7<br>8 | rodi  | Cil | μs     |
| t <sub>LOW</sub>        | t <sub>LOW</sub> Low duration on SCL pin | 400 KHz See Figure 19 Voltage on line = 5V Cmax = 400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20% time intervals on both transitions.     | 1.3      |       |     | μs     |
| . \(                    | Production on SCI alia                   | 100 KHz See Figure 19 Voltage on line = 3.3 V Cmax = 400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20% time intervals on both transitions.  | 4.7      |       |     | μs     |
| t <sub>LOW</sub> Low du | Low duration on SCL pin                  | 400 KHz See Figure 19 Voltage on line = 3.3 V, Cmax = 400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20% time intervals on both transitions. | 1.3      |       |     | μs     |

Table 28. I<sup>2</sup>C repeater<sup>(1)</sup> (continued)

| 0 1 1             |                          | <b>—</b>                                                                                                                                                              | Value |      |      |     |
|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|-----|
| Symbol            | Parameter                | Test condition                                                                                                                                                        | Min   | Тур  | Max  | Uni |
| <sup>t</sup> ніgн |                          | 100 KHz See Figure 19 Voltage on line = 5 V Cmax = 400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20% time intervals on both transitions          | 4.0   |      |      | με  |
|                   | High duration on SCL pin | 400 KHz See Figure 19 Voltage on line = 5 V Cmax = 400 pF, Rmax=2 K Depends on input signal rise time. Includes the 20% time intervals on both transitions            | 0.6   | rodi | cile | he  |
|                   |                          | 100 KHz Refer section 14.12, Voltage on line = 3.3 V Cmax = 400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20% time intervals on both transitions | 4.0   |      |      | με  |
| <sup>t</sup> HIGH | High duration on SCL pin | 400 KHz See Figure 19 Voltage on line = 3.3 V, Cmax=400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20% time intervals on both transitions         | 0.6   |      |      | με  |

Table 28. I<sup>2</sup>C repeater<sup>(1)</sup> (continued)

|                  | _                               |                                                                                                                 |     | Value |     | Unit |
|------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| Symbol           | Parameter                       | Test condition                                                                                                  | Min | Тур   | Max | Unit |
|                  |                                 | 400 KHz Waveform 1 ( <i>Figure 17</i> ) Voltage on line = 5 V, Cmax = 400 pF, Rmax = 2 K                        |     |       | 250 | μs   |
|                  | HL Propagation delay            | 400 KHz Waveform 1 ( <i>Figure 17</i> ) Voltage on line = 5 V, Cmax = 400 pF, Rmax = 2 K                        |     |       | 300 | μѕ   |
|                  |                                 | 400 KHz<br>Waveform 1 ( <i>Figure 17</i> )<br>Voltage on line = 3.3 V,<br>Cmax = 400 pF, Rmax = 2 K             |     | .0d/  | 250 | ns   |
| <b>+</b>         |                                 | 400 KHz<br>Waveform 1 ( <i>Figure 17</i> )<br>Voltage on line = 3.3 V,<br>Cmax = 400 pF, Rmax = 2 K             | P   |       | 450 | ns   |
| t <sub>PHL</sub> |                                 | 100 KHz<br>Waveform 1 ( <i>Figure 17</i> )<br>Voltage on line = 5 V,<br>Cmax = 400 pF, Rmax = 2 K               |     |       | 250 | ns   |
|                  | odus                            | 100 KHz<br>Waveform 1 ( <i>Figure 17</i> )<br>Voltage on line = 5 V,<br>Cmax = 400 pF, Rmax = 2 K               |     |       | 300 | ns   |
| _\(              | ete Prooce                      | 100 KHz<br>Waveform 1 ( <i>Figure 17</i> )<br>Voltage on line = 3.3 V,<br>Cmax = 400 pF, Rmax = 2 K             |     |       | 250 | ns   |
| 0501             |                                 | 100 KHz<br>Waveform 1 ( <i>Figure 17</i> )<br>Voltage on line = 3.3 V,<br>Cmax = 400 pF, Rmax = 2 K             |     |       | 450 | ns   |
|                  | Output fall time                | 400 KHz<br>Waveform 1 ( <i>Figure 17</i> ) <sup>(2)</sup><br>Voltage on line = 5 V<br>Cmax = 400 pF, Rmax = 2 K |     |       | 300 | ns   |
| L Lf             | t <sub>f</sub> Output fall time | 400 KHz<br>Waveform 1 <sup>(2)</sup><br>Voltage on line = 3.3 V<br>Cmax = 400pF, Rmax = 2 K                     |     |       | 300 | ns   |

Table 28. I<sup>2</sup>C repeater<sup>(1)</sup> (continued)

| Complete       | Parameter        | Total condition                                                                                                   | Value |      |      | 11   |
|----------------|------------------|-------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| Symbol         |                  | Test condition                                                                                                    | Min   | Тур  | Max  | Unit |
| t <sub>f</sub> | Output fall time | 100 KHz<br>Waveform 1 ( <i>Figure 17</i> ) <sup>(2)</sup><br>Voltage on line = 5 V<br>Cmax = 400 pF, Rmax = 2 K   |       |      | 300  | ns   |
|                |                  | 100 KHz<br>Waveform 1 ( <i>Figure 17</i> ) <sup>(2)</sup><br>Voltage on line = 3.3 V<br>Cmax = 400 pF, Rmax = 2 K |       |      | 300  | ns   |
| t <sub>r</sub> | Output rise time | 400 KHz<br>Waveform 1 ( <i>Figure 17</i> ) <sup>(2)</sup><br>Voltage on line = 5 V<br>Cmax = 400 pF, Rmax = 2 K   |       | ,odi | 300  | ns   |
|                |                  | 400 KHz<br>Waveform 1 ( <i>Figure 17</i> ) <sup>(2)</sup><br>Voltage on line = 3.3 V<br>Cmax = 400 pF, Rmax = 2 K | e     |      | 300  | ns   |
| t <sub>r</sub> | Output rise time | 100 KHz<br>Waveform 1 <sup>(2)</sup><br>Voltage on line = 5 V<br>Cmax = 400 pF, Rmax = 2 K                        |       |      | 1000 | ns   |
|                |                  | 100 KHz<br>Waveform 1 ( <i>Figure 17</i> ) <sup>(2)</sup><br>Voltage on line = 3.3 V<br>Cmax = 400 pF, Rmax = 2 K |       |      | 1000 | ns   |

All the timing values are tested during characterization and are guaranteed by design and simulation. Not tested in production.

Table 29. ESD performance

| Symbol | Parameter  | Test conditions  | Min | Тур | Max | Unit |
|--------|------------|------------------|-----|-----|-----|------|
| ESD    | TMDS I/Os  | Human body model |     | ±5  |     | kV   |
| LOD    | Other I/Os | Human body model |     | ±2  |     | kV   |

The t, transition time is specified with maximum load of 2 kΩ pull-up resistance and 400 pF load capacitance. Different load
resistance and capacitance will alter the RC time constant, thereby changing the propagation delay and transition times.
Refer to Figure 9.

Figure 7. Test circuit for electrical characteristics



- 1.  $C_L$  = load capacitance: include jig and probe capacitance.
- 2.  $R_T$  = termination resistance; should be equal to  $Z_{OUT}$  of the pulse generator.

Figure 8. TMDS output driver



- 1.  $Z_O$  = characteristic impedance of the cable.
- 2.  $R_T$  = termination resistance: should be equal to  $Z_O$  of the cable. Both are equal to  $50_W$ .

 $V_{\text{CC}}$ Rт Α C<sub>L</sub> = VID TMDS **TMDS** 0.5pF Vcc  $V_{\text{A}}$ VY receiver driver В  $\bigcirc_{\overline{Z}}$  $R_{\text{T}}$  $V_{\text{ID}} = V_{\text{A}} - V_{\text{B}}$ ٧z  $V_{\text{Swing}} = V_{\text{Y}} - V_{\text{Z}}$ Obsolete Product(s). Obsolete Product(s).

Figure 9. Test circuit for HDMI receiver and driver

Figure 10. Test circuit for turn off and turn off times

1. C<sub>L</sub> = 5 pF

Figure 11. Test circuit for short circuit output current



Figure 12. Propagation delays



Figure 13. Turn-on and turn-off times



Figure 14. TSK(O)



Figure 15. TSK(P)



Figure 16. TSK(D)



Figure 17. AC waveform 1 (I<sup>2</sup>C lines)



Figure 18. Test circuit for AC measurements (I<sup>2</sup>C lines)



Figure 19. I<sup>2</sup>C bus timing



## 5 Application information

### 5.1 Power supply sequencing

Proper power-supply sequencing is advised for all CMOS devices. It is recommended to always apply  $V_{CC}$  before applying any signals to the input/output or control pins.

### 5.2 Power supply requirements

Bypass each of the  $V_{CC}$  pins with 0.1  $\mu$ F and 1 nF capacitors in parallel as close to the device as possible, with the smaller-valued capacitor as close to the  $V_{CC}$  pin of the device as possible.

All  $V_{CC}$  pins can be tied to a single 3.3 V power source. A 0.01  $\mu F$  capacitor is connected from each  $V_{CC}$  pin directly to ground to filter supply noise. The maximum power supply variation can only be  $\pm 5\%$  as per the HDMI specifications.

The maximum tolerable noise ripple on 3.3 V supply must be within a specified limit.

#### 5.3 Differential traces

The high-speed TMDS inputs are the most critical parts for the device. There are several considerations to minimize discontinuities on these transmission lines between the connectors and the device.

- (a) Maintain  $100-\Omega$  differential transmission line impedance into and out of the STDVE003A.
- (b) Keep an uninterrupted ground plane below the high-speed I/Os.
- (c) Keep the ground-path vias to the device as close as possible to allow the shortest return current path.
- (d) Layout of the TMDS differential inputs should be with the shortest stubs from the connectors.

Output trace characteristics affect the performance of the STDVE003A. Use controlled impedance traces to match trace impedance to both the transmission medium impedance and termination resistor. Run the differential traces close together to minimize the effects of the noise. Reduce skew by matching the electrical length of the traces. Avoid discontinuities in the differential trace layout. Avoid 90 degree turns and minimize the number of vias to further prevent impedance discontinuities.

100 kHz

BUS 1

### 5.3.1 I<sup>2</sup>C lines application information

A typical application is shown in the figure below. In the example, the system master is running on a 3.3 V l<sup>2</sup>C-bus while the slave is connected to a 5 V bus. Both buses run at 100 kHz unless the slave bus is isolated and then the master bus can run at 400 kHz. Master devices can be placed on either bus.

3.3V

5.0V

SDA
SDA
SDA
SCL
SCL
STDVE003A
Slave

Figure 20. Typical application of I<sup>2</sup>C bus system

400 kHz

The STDVE003A DDC lines are 5 V tolerant; so it does not require any extra circuitry to translate between the different bus voltages.

SEL

SHDN\_N

BUS 0

## 6 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK<sup>®</sup> packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

Figure 21. TQFP80 package outline



Table 30. TQFP80 mechanical data

| Cumbal | Millimeters |        |       |  |  |
|--------|-------------|--------|-------|--|--|
| Symbol | Min         | Тур    | Max   |  |  |
| А      |             |        | 1.200 |  |  |
| A1     | 0.050       |        | 0.150 |  |  |
| A2     | 0.950       | 1.000  | 1.050 |  |  |
| b      | 0.170       | 0.220  | 0.270 |  |  |
| С      | 0.090       |        | 0.200 |  |  |
| D      |             | 14.000 |       |  |  |
| D1     |             | 12.000 | .16)  |  |  |
| D2     |             | 9.500  | CIL   |  |  |
| е      |             | 0.500  | O     |  |  |
| E      |             | 14.000 | ,     |  |  |
| E1     |             | 12.000 |       |  |  |
| E2     |             | 9.500  |       |  |  |
| L      | 0.450       | 0.600  | 0.750 |  |  |
| L1     | 5           | 1.000  |       |  |  |
| k      | 0°          |        | 7°    |  |  |
| ccc    |             | 0.080  |       |  |  |

Figure 22. TQFP80 tape information



Figure 23. Reel information



Table 31. Reel mechanical data (dimensions in mm)

| A     | С        | N   | Т    |
|-------|----------|-----|------|
| 330.2 | 13 ±0.25 | 178 | 24.4 |

STDVE003A Revision history

# 7 Revision history

Table 32. Document revision history

|        | Date        | Revision | Changes                                                                                                                                                                                                          |
|--------|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 23-Apr-2008 | 1        | Initial release.                                                                                                                                                                                                 |
|        | 26-May-2008 | 2        | Minor updates: Table 4, Table 7, Table 23 and Table 29.                                                                                                                                                          |
|        | 21-Jul-2008 | 3        | Added: Fully automatic adaptive equalizer feature  Modified: title, features Chapter 3.1 and Figure 2  Removed: Table 21.: Equalizer gain                                                                        |
|        | 01-Dec-2008 | 4        | Updated ESD information in the Features section and <i>Table 29: ESD</i> performance on page 29.  Modified Section 3.6: Power-down condition on page 14 and <i>Table 7:</i> Absolute maximum ratings on page 16. |
| Obsole | te Pro      | ducti    | obsolete Pro                                                                                                                                                                                                     |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com