## **Table of Contents** | 1.0 | Applicable Products | . 4 | |---------|-------------------------------------------------------------|-----| | 2.0 | General Description | . 4 | | 3.0 | Functional Diagram | . 5 | | 4.0 | Theory of Operation | . 6 | | 4.1 | VCO Subsystem | . 6 | | 4.1.1 | VCO Subsystem with Divide-by-2 Output | . 6 | | 4.1.2 | VCO Subsystem with Fundamental Output | . 7 | | 4.1.3 | VCO Subsystem with Doubler Output | . 7 | | 4.1.4 | VCO Subsystem with Tri-band Output | | | 4.1.5 | VCO Subsystem with Wideband Output | . 8 | | 4.2 | VCO Calibration | . 9 | | 4.2.1 | VCO Auto-Calibration (AutoCal) | . 9 | | 4.2.1.1 | AutoCal Use of Reg05h | 10 | | 4.2.1.2 | Auto-reLock on Lock Detect Failure | 10 | | 4.2.2 | Manual VCO Calibration | 10 | | 4.2.2.1 | Registers required for Frequency Changes in Fractional Mode | 11 | | 4.2.2.2 | Registers Required for Frequency Changes in Integer Mode | 11 | | 4.2.3 | VCO AutoCal on Frequency Change | 11 | | 4.2.4 | VCO AutoCal Time & Accuracy | 11 | | 4.2.4.1 | VCO AutoCal Example | 13 | | 4.3 | VCO Built in Test with AutoCal | 13 | | 4.4 | Spurious Performance | | | 4.4.1 | Integer Operation and Reference Spurious | 14 | | 4.4.2 | Fractional Operation and Spurious | 14 | | 4.4.2.1 | Charge Pump and Phase Detector Spurious Considerations | 15 | | 4.4.2.2 | Spurious Related to Channel Step Size (Channel Spurs) | 16 | | 4.4.2.3 | Spurious Reduction with Tunable Reference | | | 4.5 | Integrated Phase Noise & Jitter | 18 | | 4.6 | Reference Input Stage | | | 4.7 | Reference Path 'R' Divider | 21 | | 4.8 | RF Path 'N' Divider | 21 | | 4.9 | Charge Pump & Phase Detector | 21 | | 4.10 | Phase Detector Functions | | | 4.11 | Phase Detector Window Based Lock Detect | | | 4.11.1 | Analog Window Lock Detect | 21 | | 4.11.2 | Digital Window Lock Detect | 22 | | 4.11.3 | Declaration of Lock | | | 4.11.4 | Phase Offset & Fractional Linearity | | | 4.11.5 | Digital Lock Detect with Digital Window Example | 23 | | 4.11.6 | Cycle Slip Prevention (CSP) | 24 | | 4.11.7 | Charge Pump Gain | 25 | | 4.11.8 | Charge Pump Phase Offset - Fractional Mode | 25 | | 4.12 | Frequency Tuning | 26 | | 4.12.1 | Integer Mode | 26 | | | | | ## **Table of Contents** (Continued) | 4.12.1.1 | Integer Frequency Tuning | . 27 | |------------|-----------------------------------------------------------------|------| | 4.12.2 | Fractional Mode | . 27 | | 4.12.2.1 | Fractional Frequency Tuning | . 27 | | 4.12.2.2 | Exact Frequency Tuning | . 28 | | 4.12.2.3.3 | Using Hittite Exact Frequency Mode | . 29 | | 4.12.2.4.4 | Configuring Exact Frequency Mode For a Particular Frequency | . 29 | | 4.12.2.5.5 | Hittite Exact Frequency Channel Mode | . 30 | | 4.12.2.6 | Seed Register & AutoSeed Mode | . 31 | | 4.13 | Soft Reset & Power-On Reset | . 32 | | 4.14 | Power Down Mode | . 32 | | 4.15 | Chip Identification | . 32 | | 4.16 | General Purpose Output (GPO) Pin | . 33 | | 4.17 | SERIAL PORT | . 33 | | 4.17.1 | Serial Port Modes of Operation | . 34 | | 4.17.2 | HMCSPI Protocol Decision after Power-On Reset | . 34 | | 4.17.3 | Serial Port HMC Mode - Single PLL | . 34 | | 4.17.3.1 | HMC Mode - Serial Port WRITE Operation | . 34 | | 4.17.3.2 | HMC Mode - Serial Port READ Operation | . 35 | | 4.17.4 | Serial Port Open Mode | . 36 | | 4.17.4.1 | Open Mode - Serial Port WRITE Operation | . 36 | | 4.17.4.2 | Open Mode - Serial Port READ Operation | | | 4.17.4.3 | HMCSPI Open Mode READ Operation - 2 Cycles | . 39 | | 4.18 | Configuration at Start-Up | | | 4.19 | VCO Serial Port Interface (SPI) | . 41 | | 4.19.1 | VSPI Use of Reg05h | . 42 | | 5.0 | PLL Register Map | . 43 | | 5.1 | Reg 00h ID Register (Read Only) | | | 5.2 | Reg 00h Open Mode Read Address/RST Strobe Register (Write Only) | | | 5.3 | Reg 01h Enables Register | | | 5.4 | Reg 02h REFDIV Register | | | 5.5 | Reg 03h Frequency Register - Integer Part | | | 5.6 | Reg 04h Frequency Register - Fractional Part | . 44 | | 5.7 | Reg 05h VCO SPI Register | | | 5.8 | Reg 06h SD CFG Register | | | 5.9 | Reg 07h Lock Detect Register | _ | | 5.10 | Reg 08h Analog EN Register | | | 5.11 | Reg 09h Charge Pump Register | | | 5.12 | Reg 0Ah VCO AutoCal Configuration Register | | | 5.14 | Reg 0Ch Fine Frequency Correction Register | | | 5.15 | Reg 0Fh GPO_SPI_RDIV Register | | | 5.16 | Reg 10h VCO Tune Register | | | 5.17 | Reg 11h SAR Register | | | 5.18 | Reg 12h GPO2 Register | | | 5.19 | Reg 13h BIST Register | | | 6.0 | VCO Subsystem Register Map | . 54 | ## **Table of Contents** (Continued) | 6.1 | VCO_Reg 00h Tuning | 54 | |-------|-------------------------------------------------------------------|----| | 6.2 | VCO_Reg 01h Enables | 54 | | 6.3 | VCO_Reg 02h Biases | 55 | | 6.3.1 | PLL Reg05h Values for VCO_Reg 02h Required Config Narrowband ONLY | 56 | | 6.4 | VCO_Reg 03h Config | 56 | | 6.4.1 | PLL Reg05h Values for VCO_Reg 03h Required Config Narrowband ONLY | | | 6.5 | VCO Reg 04h, VCO Reg 05h, VCO Reg 06h Wideband Devices Only | | #### 1.0 Applicable Products This Operating Guide applies to Hittite's family of PLLs with Integrated VCO products. This family of products is broadly categorized by the type of integrated VCO (Voltage Controlled Oscillator) subsystem, see section "4.0 Theory of Operation" for more details. Narrowband parts contain a VCO subsystem that can be configured to operate in a limited number of configurations (any combination of divide-by-2 and/or fundamental, and/or doubler outputs from one device). Narrowband parts can be further segmented into tri-band parts that contain a VCO subsystem capable of operating in all three modes; fundamental (Fo), doubler (2Fo); and divide-by-2 (Fo/2), and Single band parts that contain a VCO subsystem that is only capable of operating in one of the three modes; fundamental (Fo) or doubler (2Fo) or divide-by-2 (Fo/2). Wideband parts on the other hand contain a VCO subsystem that can be configured to operate with divide by N, where N = 1,2,4,6,8...58,60,62. Detailed product family segmentation matrix is shown in *Table 1*. Table 1. Hittite PLL with Integrated VCO Product Family Matrix | | | | Narro | wband | | | | |--------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------|----------------------------|-------------|--|--| | Clock Generators | Wideband | | Single-band | | | | | | Clock Generators | wideband | Tri-band | Fo/2 | Fo | 2Fo | | | | | | | Divide By 2 | Fundamental | Doubler | | | | HMC1032LP6GE<br>HMC1033LP6GE<br>HMC1034LP6GE<br>HMC1035LP6GE | HMC829LP6GE HMC830LP6GE HMC1032LP6GE HMC1034LP6GE | HMC820LP6CE HMC821LP6CE HMC822LP6CE HMC837LP6CE HMC838LP6CE HMC839LP6CE HMC840LP6CE | HMC826LP6CE<br>HMC824LP6CE | HMC828LP6CE<br>HMC831LP6CE | HMC836LP6CE | | | #### 2.0 General Description Hittite's family of PLLs with Integrated VCOs offers pin-compatible integrated frequency generation solutions across a wide range of frequency bands. The product family includes a high level of integration requiring only an external loop-filter and an external reference source to build a complete frequency synthesizer. The entire family of products shares a common architecture which has been specifically designed to have the best phase noise and spurious performance in the industry. The superior performance as a Local Oscillator minimizes blocker effects, improves receiver sensitivity, and improves transmitter spectral purity. Superior phase noise and low noise floors lead to ultra low jitter which makes this family of PLLs with integrated VCOs ideal for clocking high performance data-converters. The architecture includes integrated Phase Detector (PD) and a delta-sigma modulator capable of operating at up to 100 MHz which offers excellent phase noise and spectral performance and permits wide loop-bandwidths, while delivering high frequency resolution and ultra-low step sizes. This architecture also includes an integrated VCO subsystem, precision controlled charge-pump, low noise reference path divider, and a 19-bit fractional divider with minimum division ratio of 16. In addition to high integration and excellent performance, Hittite's family of PLLs with Integrated VCOs offers a number of features including (for details and additional features please see individual product data sheets): - Exact Frequency Mode which enables users to generate frequencies with 0 Hz frequency error, with minimal spurious emissions at multiples of the channel spacing. - CSP (cycle slip protection) technology that allows faster frequency convergence which enables faster frequency hopping times. - Auto-Calibration of the VCO subsystem which ensures single point calibration for optimal operation over the full temperature range of the device. - Built-In Self Test (BIST) controlled via the serial port which ensures full test coverage of the digital logic. - Robust digital lock detect that provides faster and more accurate lock detect information compared to conventional analog lock detect, and offers serial port monitoring of lock detect for unprecedented visibility into device status from the host controller. - Versatile SPI (Serial Port Interface) with an option of two modes of operation that enables full control of PLL and VCO subsystem configuration, offering a choice of industry standard SPI protocols, including the possible use of multiple devices on a single bus. - GPO (General Purpose Output) that enables users to control and read various states of the PLL and VCO subsystems. ## 3.0 Functional Diagram ## 4.0 Theory of Operation The PLL with Integrated VCO is targeted for ultra low phase noise applications and has been designed with very low noise reference path, phase detector and charge pump. The PLL with Integrated VCO consists of the following functional blocks: - 1. Reference Path Input Buffers and 'R' Divider - 2. VCO Path Input Buffer and Multi-Modulus 'N' Divider - 3. ΔΣ Fractional Modulator - 4. Phase Detector - 5. Charge Pump - 6. Serial Port with Read Write Capability - 7. General Purpose Output (GPO) Port - 8. Power On Reset Circuit - 9. VCO Subsystem - 10. Built-In Self Test Features Depending upon the PLL with Integrated VCO type, the VCO subsystem may be configured in one of five ways: - a. VCO with fundamental output only - b. VCO with divide by two output only - c. VCO with doubler output only - d. VCO with tri-band output, that is a choice of divide-by-2, fundamental or doubler outputs in one device. - e. VCO subsystem with a wideband output that can be configured to operate with divide by N, where N = 1,2,4,6,8...58,60,62. In all cases the internal PLL runs at the fundamental frequency of the VCO. Each of these blocks is described briefly in the following section. ## 4.1 VCO Subsystem There are 5 possible types of VCO subsystem. See <u>Table 1</u> for more details. ## 4.1.1 VCO Subsystem with Divide-by-2 Output The PLL with Integrated VCOs with only a Divide-by-2 output operates with the internal VCO at double the output frequency. The PLL itself operates at the VCO fundamental. Hence the loop filter design is implemented for a nominal VCO at double the output frequency. Figure 1. PLL with Integrated VCO and Divide-by-2 Output ## 4.1.2 VCO Subsystem with Fundamental Output The PLL with Integrated VCOs with only a fundamental output only operate with the internal VCO operating at the same frequency as at the output frequency. Hence the loop filter design is implemented for a nominal VCO at the output frequency. Figure 2. PLL with Integrated VCO with Fundamental Output ## 4.1.3 VCO Subsystem with Doubler Output The PLL with Integrated VCOs with only a doubler output only operate with the internal VCO operating at half the frequency as the output frequency. Hence the loop filter design is implemented for a nominal VCO at half the output frequency. Figure 3. PLL with Integrated VCO and Doubler Output ## 4.1.4 VCO Subsystem with Tri-band Output The PLL with Integrated VCOs with a tri-band output offer a selectable output frequency band at half, fundamental or double the internal VCO frequency. The loop filter design is implemented for a nominal VCO at the same fundamental output frequency for all bands. Fundamental mode or divide-by-2 mode with the tri-band PLL with Integrated VCO can be selected from the serial port with no changes to the external circuit. Doubler mode however requires that RF\_P and RF\_N outputs on the application circuit board be shorted together. Normally for best power output band specific matching is recommended. #### Note: RF\_P & RF\_N must be shorted together for doubler operation with Tri-band devices. Figure 4. PLL with Integrated VCO and Selectable Tri-band Output ## 4.1.5 VCO Subsystem with Wideband Output The PLL with Integrated VCOs with a wideband output contains a VCO subsystem that can be configured to operate with divide by N, where N = 1,2,4,6,8...58,60,62. One loop filter design can be used for the entire frequency of operation of the wideband PLL, or the loop filter can be optimized for a specific frequency band of interest. Figure 5. Wideband PLL with Integrated VCO ### 4.2 VCO Calibration ### 4.2.1 VCO Auto-Calibration (AutoCal) All of the VCO subsystem types use a step tuned type VCO. A simplified step tuned VCO is shown in <u>Figure 6</u>. A step tuned VCO is a VCO with a digitally selectable capacitor bank allowing the nominal center frequency of the VCO to be adjusted or 'stepped' by switching in/out VCO tank capacitors. A more detailed view of a typical VCO subsystem configuration is shown in <u>Figure 7</u>. A step tuned VCO allows the user to center the VCO on the required output frequency while keeping the varactor tuning voltage optimized near the mid-voltage tuning point of the PLL with Integrated VCO charge pump. This enables the PLL charge pump to tune the VCO over the full range of operation with both a low tuning voltage and a low tuning sensitivity (kvco). The VCO switches are normally controlled automatically by the PLL with Integrated VCO using the Auto-Calibration feature. The Auto-Calibration feature is implemented in the internal state machine. It manages the selection of the VCO sub-band (capacitor selection) when a new frequency is programmed. The VCO switches may also be controlled directly via register <u>Reg 05h</u> for testing or for other special purpose operation. Other control bits specific to the VCO are also sent via <u>Reg 05h</u>. Figure 6. Simplified Step Tuned VCO Figure 7. Typical PLL with Integrated VCO Subsystem To use a step tuned VCO in a closed loop, the VCO must be calibrated such that the PLL with Integrated VCO knows which switch position on the VCO is optimum for the desired output frequency. The PLL with Integrated VCO supports the Auto-Calibration (AutoCal) of the step tuned VCO. The AutoCal fixes the VCO tuning voltage at the optimum mid-point of the charge pump output, then measures the free running VCO frequency while searching for the setting which results in the free running output frequency that is closest to the desired phase locked frequency. This procedure results in a phase locked oscillator that locks over a very narrow voltage range on the varactor. A typical tuning curve for a step tuned VCO is shown in <u>Figure 8</u>. Note how the tuning voltage stays in a narrow range over a wide range of output frequencies. Figure 8. A Typical 5-Bit 32 Switch VCO Tuning Voltage After Calibration The calibration is normally run automatically once for every change of frequency. This ensures optimum selection of VCO switch settings vs. time and temperature. The user does not normally have to be concerned about which switch setting is used for a given frequency as this is handled by the AutoCal routine. The accuracy required in the calibration affects the amount of time required to tune the VCO. The calibration routine searches for the best step setting that locks the VCO at the current programmed frequency, and ensures that the VCO will stay locked and perform well over it's full temperature range without additional calibration, regardless of the temperature that the VCO was calibrated at. Auto-Calibration can also be disabled allowing manual VCO tuning. Refer to section <u>4.2.2</u> for a description of manual tuning ### 4.2.1.1 AutoCal Use of Reg05h AutoCal transfers switch control data to the VCO subsystem via <u>Reg 05h</u>. The address of the VCO subsystem in <u>Reg 05h</u> is not altered by the AutoCal routine. The address and ID of the VCO subsystem in <u>Reg 05h</u> must be set to the correct value before AutoCal is executed. For more information see section <u>4.19</u>. ### 4.2.1.2 Auto-reLock on Lock Detect Failure It is possible by setting <u>"Reg 07h"</u>[13] to have the VCO subsystem automatically re-run the calibration routine and re-lock itself if Lock Detect indicates an unlocked condition for any reason. With this option the system will attempt to re-Lock only once. Auto-reLock is recommended. ### 4.2.2 Manual VCO Calibration If it is desirable to switch frequencies very quickly it is possible to eliminate the AutoCal time by calibrating the VCO in advance and storing the switch number vs frequency information in the host. This can be done by initially locking the PLL with Integrated VCO on each desired frequency using AutoCal, then reading, and storing the VCO switch settings selected. The VCO switch settings are available in *Reg 10h*[7:0] after every AutoCal operation. The host must then program the VCO switch settings directly when changing frequencies. Manual writes to the VCO switches are executed immediately as are writes to the integer and fractional registers when AutoCal is disabled. Hence frequency changes with manual control and AutoCal disabled, requires a minimum of two serial port transfers to the PLL, once to set the VCO switches, and once to set the PLL frequency. If AutoCal is disabled <u>Reg 0Ah[11]=1</u>, the VCO will update its registers with the value written via <u>Reg 05h</u> immediately. The VCO internal transfer requires 16 VSCK clock cycles after writing <u>Reg 05h</u>. VSCK and the AutoCal controller clock are both equal to the input reference divided by 0, 4,16 or 32 as controlled by <u>Reg 0Ah[14:13]</u>. ### 4.2.2.1 Registers required for Frequency Changes in Fractional Mode A large change of frequency, in fractional mode (Reg 06h[11]=1), may require Main Serial Port writes to: - 1. the integer register intg, Reg 03h (only required if the integer part changes) - 2. the VCO SPI register, Reg 05h, (only required for manual control of VCO Reg 0Ah[11]=1) and - 3. the fractional register frac, <u>Reg 04h</u>. The frac register write triggers AutoCal if <u>Reg 0Ah[11]=0</u>, and is loaded into the modulator automatically after AutoCal runs. If AutoCal is disabled, <u>Reg 0Ah[11]=1</u>, the fractional frequency change is loaded into the modulator immediately when the register is written with no adjustment to the VCO. Small steps in frequency in fractional mode, with AutoCal enabled (<u>Reg 0Ah[11]=0</u>), usually only require a single write to the frac register. Worst case, 3 Main Serial Port transfers to the PLL with Integrated VCO could be required to change frequencies in fractional mode. If the frequency step is small and the integer part of the frequency does not change, then the integer register is not changed. In all cases, in fractional mode, it is necessary to write to the frac register <u>Reg 04h</u> for frequency changes. ### 4.2.2.2 Registers Required for Frequency Changes in Integer Mode A change of frequency, in integer mode (Reg 06h[11]=0), requires Main Serial Port writes to: - 1. VCO SPI register, Reg 05h, (only required for manual control of VCO Reg 0Ah[11]=1) and - 2. the integer register intg Reg 03h. In integer mode, an integer register write triggers AutoCal if Reg 0Ah[11]=0, and is loaded into the prescaler automatically after AutoCal runs. If AutoCal is disabled, Reg 0Ah[11]=1, the integer frequency change is loaded into the prescaler immediately when written with no adjustment to the VCO. Normally changes to the integer register cause large steps in the VCO frequency, hence the VCO switch settings must be adjusted. AutoCal enabled is the recommended method for integer mode frequency changes. AutoCal disabled would require a priori knowledge of the correct VCO switch setting, and the corresponding adjustment to the VCO, before executing the integer frequency change. ### 4.2.3 VCO AutoCal on Frequency Change Assuming Reg OAh[11]=0, the VCO calibration starts automatically whenever a frequency change is requested. If it is desired to rerun the AutoCal routine for any reason, at the same frequency, simply rewrite the frequency change with the same value and the AutoCal routine will execute again without changing final frequency. ## 4.2.4 VCO AutoCal Time & Accuracy The VCO frequency is counted for $T_{mmt}$ , the period of a single AutoCal measurement cycle. $$T_{mmt} = T_{vtal} \cdot R \cdot 2^{n} \tag{EQ 1}$$ - n is set by $\underbrace{Reg\ OAh}[2:0]$ and results in measurement periods which are multiples of the PD period, $T_{xtal}R$ . - R is the reference path division ratio currently in use, Reg 02h $T_{xtal}$ is the period of the external reference (crystal) oscillator. The VCO AutoCal counter will, on average, expect to register N counts, rounded down (floor) to the nearest integer, every PD cycle. N is the ratio of the target VCO frequency, $f_{VCO}$ , to the frequency of the PD, $f_{pd}$ , where N can be any rational number supported by the N divider. N is set by the integer $(N_{int} = \frac{Reg\ 03h}{})$ and fractional $(N_{frac} = \frac{Reg\ 04h}{})$ register contents $$N = N_{int} + N_{frac} / 2^{24}$$ (EQ 2) The AutoCal state machine and the data transfers to the internal VCO subsystem SPI (VSPI) run at the rate of the FSM clock, $T_{FSM}$ , where the FSM clock frequency cannot be greater than 50 MHz. $$T_{ESM} = T_{xtal} \cdot 2^m \tag{EQ 3}$$ m is 0, 2, 4 or 5 as determined by Reg 0Ah[14:13] The expected number of VCO counts, V, is given by $$V = floor (N \cdot 2^n)$$ (EQ 4) The nominal VCO frequency measured, f<sub>vcom</sub>, is given by $$f_{vcom} = V \cdot f_{xtal} / (2^n \cdot R)$$ (EQ 5) where the worst case measurement error, $f_{err}$ , is: $$f_{err} \approx \pm f_{pd} / 2^{n+1}$$ (EQ 6) Figure 9. VCO Calibration A 5-bit step tuned VCO, for example, nominally requires 5 measurements for calibration, worst case 6 measurements, and hence 7 VSPI data transfers of 20 clock cycles each. The measurement has a programmable number of wait states, k, of 120 FSM cycles defined by $\underbrace{Reg~OAh}[7:6] = k$ . Hence total calibration time, worst case, is given by: $$T_{cal} = k120T_{FSM} + 6T_{PD} 2^{n} + 7 \cdot 20T_{FSM}$$ (EQ 7) or equivalently $$T_{cal} = T_{xtal} (6R \cdot 2^{n} + (140 + 120k) \cdot 2^{m})$$ where $k = \frac{\text{Reg OAh}[7:6]}{\text{decimal}}$ (EQ 8) For guaranteed hold of lock, across temperature extremes, the resolution should be better than $1/8^{th}$ the frequency step caused by a VCO sub-band switch change or ~ 800 kHz to 2.75 MHz depending on the VCO subystem. Better resolution settings will show no improvement. ### 4.2.4.1 VCO AutoCal Example This is an example for a 2 GHz VCO subsystem. Other VCO subsystems at different frequencies will be similar. Each VCO subsystem must satisfy the maximum $f_{pd}$ limited by the two following conditions: a. N $\geq$ 16 (f<sub>int</sub>), N $\geq$ 20.0 (f<sub>frac</sub>), where N = f<sub>VCO/</sub> f<sub>pd</sub> b. $f_{pd} \le 100 \text{ MHz}$ Check the PLL with Integrated VCO data sheet for the actual VCO subsystem being used. Suppose our VCO subsystem output frequency is to operate at 1.01 GHz. Our example crystal frequency is $f_{xtal} = 50$ MHz, R=1, and m=0 (Figure 9), hence $T_{FSM} = 20$ ns (50 MHz). Note, when using AutoCal, the maximum AutoCal Finite State Machine (FSM) clock cannot exceed 60 MHz (see $Reg\ OAh[14:13]$ ). The FSM clock does not affect the accuracy of the measurement, it only affects the time to produce the result. This same clock is used to clock the 16 bit VCO serial port. If time to change frequencies is not a concern, then one may set the calibration time for maximum accuracy, and therefore not be concerned with measurement resolution. Using an input crystal of 50 MHz (R=1 and fpd=50 MHz) the times and accuracies for calibration using (EQ 6) and (EQ 8) are shown in Table 2. Where minimal tuning time is 1/8th of the VCO band spacing. Across all VCOs, a measurement resolution better than 800 kHz will produce correct results. Setting m = 0, n = 5, provides 781 kHz of resolution and adds 9.04 $\mu s$ of AutoCal time to a normal frequency hop. Once the AutoCal sets the final switch value, 9.04 $\mu s$ after the frequency change command, the fractional register will be loaded, and the loop will lock with a normal transient predicted by the loop dynamics. Hence we can see in this example that AutoCal typically adds about 9.04 $\mu s$ to the normal time to achieve frequency lock. Hence we should use AutoCal for all but the most extreme frequency hopping requirements. Table 2. AutoCal Example with $F_{xtal} = 50$ MHz, R = 1, m = 0 | Control Value<br>Reg0Ah[2:0] | n | 2 <sup>n</sup> | T <sub>mmt</sub><br>(μs) | T <sub>cal</sub><br>(µs) | F <sub>err</sub> Max | |------------------------------|---|----------------|--------------------------|--------------------------|----------------------| | 0 | 0 | 1 | 0.02 | 5.32 | ± 25 MHz | | 1 | 1 | 2 | 0.04 | 5.44 | ± 12.5 MHz | | 2 | 2 | 4 | 0.08 | 5.68 | ± 6.25 MHz | | 3 | 3 | 8 | 0.16 | 6.16 | ± 3.125 MHz | | 4 | 5 | 32 | 0.64 | 9.04 | ± 781 kHz | | 5 | 6 | 64 | 1.28 | 12.88 | ± 390 kHz | | 6 | 7 | 128 | 2.56 | 20.56 | ± 195 kHz | | 7 | 8 | 256 | 5.12 | 35.92 | ± 98 kHz | ### 4.3 VCO Built in Test with AutoCal The frequency limits of the VCO can be measured using the BIST features of the AutoCal machine. This is done by setting <u>Reg 0Ah</u>[10]=1 which freezes the VCO switches in one position. VCO switches may then be written manually, with the varactor biased at the nominal mid-rail voltage used for AutoCal. For example to measure the VCO maximum frequency use switch 0, written to the VCO subsystem via <u>Reg 05h</u>=[ 000000000 0000 VCOID]. Where VCOID = '000' or '101' depending on the particular product. If AutoCal is enabled, ( $Reg\ 0Ah[11] = 0$ ), and a new frequency is written, AutoCal will run, but with switches frozen. The VCO frequency error relative to the command frequency will be measured and results written to $Reg\ 11h[19:0]$ where $Reg\ 11h[19]$ is the sign bit. The result will be written in terms of VCO count error ( $EQ\ 4$ ). For example if the expected VCO is 1 GHz, reference is 50 MHz, and n is 6, we expect to measure 1280 counts. If we measure a difference of -5 counts in $Reg\ 11h$ , then it means we actually measured 1275 counts. Hence the actual frequency of the VCO is 5/1280 low, or 996.09 MHz, $\pm 1$ Count = $\pm 800$ kHz. ## 4.4 Spurious Performance ### 4.4.1 Integer Operation and Reference Spurious The VCO always operates at an integer multiple of the PD frequency in an integer synthesizer. In general spurious signals originating from an integer synthesizer can only occur at multiples of the PD frequency. These unwanted outputs closest to the carrier are often simply referred to as reference sidebands. Unwanted reference harmonics can also exist far from the carrier due to circuit isolation. Spurs unrelated to the reference frequency must originate from outside sources. External spurious sources can modulate the VCO indirectly through power supplies, ground, or output ports, or bypass the loop filter due to poor isolation of the filter. It can also simply add to the output of the synthesizer. Reference spurious levels are typically below -100 dBc with a well designed board layout. A regulator with low noise and high power supply rejection, such as the HMC860LP3E, is recommended to minimize external spurious sources. Reference spurious levels of below -100 dBc require superb board isolation of power supplies, isolation of the VCO from the digital switching of the synthesizer and isolation of the VCO load from the synthesizer. Typical board layout, regulator design, eval boards and application information are available for very low spurious operation. Operation with lower levels of isolation in the application circuit board, from those recommended by Hittite, can result in higher spurious levels. Of course, if the application environment contains other interfering frequencies unrelated to the PD frequency, and if the application isolation from the board layout and regulation are insufficient, then the unwanted interfering frequencies will mix with the desired synthesizer output and cause additional spurious emissions. The level of these emissions is dependant upon isolation and supply regulation or rejection (PSRR). ## 4.4.2 Fractional Operation and Spurious Unlike an integer synthesizer, spurious signals in a fractional synthesizer can occur due to the fact that the VCO operates at frequencies unrelated to the PD frequency. Hence intermodulation of the VCO and the PD harmonics can cause spurious sidebands. Spurious emissions are largest when the VCO operates very close to an integer multiple of the PD. When the VCO operates exactly at a harmonic of the PD then, no in-close mixing products are present. The worst case, in fractional mode, is when d=0, and the VCO frequency is offset from $nf_{pd}$ by less than the loop bandwidth. This is the "in-band integer boundary" case. Figure 10. Fractional Spurious Example Characterization of the levels and orders of these products is not unlike a mixer spur chart. Exact levels of the products are dependent upon isolation of the various synthesizer parts. Hittite can offer guidance about expected levels of spurious with our PLL and VCO application boards. Regulators with high power supply rejection ratios (PSRR) are recommended, especially in noisy applications. ### 4.4.2.1 Charge Pump and Phase Detector Spurious Considerations Charge pump and phase detector linearity are of paramount importance when operating in fractional mode. Any non-linearity degrades phase noise and spurious performance. We define zero phase error when the reference signal and the divider VCO signal arrive at the Phase Detector at the same time. Phase detector linearity degrades when the phase error is very small and when the random phase errors cause the phase detector to switch back an forth between reference lead and VCO lead. These switching non-linearities in fractional mode are eliminated by operating the phase detector with an average phase offset such that either the reference or VCO always leads. A programmable charge pump offset current source is used to add DC current to the loop filter and create the desired phase offset. Positive current causes the VCO to lead, negative current causes the reference to lead. The offset charge pump is controlled via <u>Reg 09h</u>. The phase offset is scaled from 0 degrees, that is the reference and the VCO path arrive in phase, to 360 degrees, where they arrive a full cycle late. The offset can also be thought of in absolute time difference between the arrivals. The recommended operating point for the charge pump in fractional mode is one where the time offset at the phase detector is $\sim$ 2.5ns + $4T_{VCO}$ , where $T_{VCO}$ is the RF period at the fractional prescaler input. The specific level of charge pump offset current <u>Reg 09h[</u>20:14] is determined by this time offset, the comparison frequency and the charge pump current: Required CP Offset = $$(2.5 \cdot 10^{-9} + 4T_{VCO})(\text{sec}) \cdot (F_{comparison}) \cdot I_{CP}$$ (EQ 9) where: T<sub>VCO</sub>: is the RF period at the fractional prescaler input I<sub>CP</sub>: is the full scale current setting of the switching charge pump Reg 09h[6:0] Reg 09h[13:7] Charge Pump Offset Leakage current should never be more than 25% of the programmed Charge Pump current. When using high comparison frequencies, >50MHz, during frequency changes, it may be necessary to momentarily disable the Charge Pump Offset Leakage current, initiate the frequency change, allow the PLL to lock, and then re-enable the Charge Pump Offset Leakage current. Operation with charge pump offset influences the required configuration of the Lock Detect function. Refer to the description of Lock Detect function in section 4.11. Note that this calculation can be performed for the center frequency of the VCO, and does not need refinement for small differences < 25 % in center frequencies. Another factor in the spectral performance in Fractional Mode is the choice of the Delta-Sigma Modulator mode. Mode A can offer better in-band spectral performance (inside the loop bandwidth) while Mode B offers better out of band performance. See "Reg 06h" [3:2] for DSM mode selection. Finally, all fractional synthesizers create fractional spurs at some level. Hittite offers the lowest level fractional spurious in the industry in an integrated solution. ## 4.4.2.2 Spurious Related to Channel Step Size (Channel Spurs) Many fractional PLLs also create spurious emissions at offsets which are multiples of the channel step size. We refer to these as Channel Spurs. It is common in the industry to set the channel step size by use of the so-called modulus. For example, channel step size of 100 kHz requires a small modulus related to the step size, and often results in 100 kHz Channel Spurs. All Hittite fractional PLLs use a large fixed modulus unrelated to the channel step size. As a result, Hittite PLLs have extremely low or unmeasurable Channel Spurs. In addition Exact Frequency Mode (4.12.2.2) allows exact channel step size with no Channel Spurs. The lack of Channel Spurs means that Hittite PLL VCOs have large regions of operation between Integer Boundaries with little or no spurs of any kind. Large spurious free zones enable HIttite PLLs to be used with a tunable reference, to effectively move the spur free zones and hence achieve spur-free operation at all frequencies. The resulting PLL is virtually spur-free at all frequencies. For more information see 4.4.2.3. ## 4.4.2.3 Spurious Reduction with Tunable Reference Section <u>4.4.2</u> discussed fractional mode Integer Boundary spurious caused by VCO operation near reference harmonics. It is possible, with Hittite fractional synthesizers, to virtually eliminate the integer boundary spurious at a given VCO frequency by changing the frequency of the reference. The reference frequency is normally generated by a crystal oscillator and is not tunable. However, Hittite wideband PLLs with Integrated VCOs can be used as a high-quality tunable reference source, as shown in <u>Figure 11</u>. Figure 11. Tunable reference source With the setup shown in <u>Figure 11</u>, Hittite PLLs are capable of operating at all frequencies supported by the output VCO without sacrificing phase noise, while virtually eliminating spurious emissions. Optimum operation requires appropriate configuration of the two synthesizers to achieve this performance. Hittite apps-support can assist with the required algorithms for ultra-low spurious tunable reference applications. An PLLVCO Operating Guide tunable reference PLL typically uses a high frequency crystal reference for best performance. Phase noise from the PLLVCO Operating Guide tunable reference output at 100 kHz offset varies typically from -145 dBc at 100 MHz output to -157 dBc at 25 MHz output. This performance of PLLVCO Operating Guide as a tunable reference is equivalent to the phase noise of high performance crystal oscillators. Figure 12. Phase noise performance of the HMC830LP6GE when used as a tunable reference source. (HMC830LP6GE operating at 3 GHz/30, 3 GHz/54, and 1.55 GHz/62 for the 100 MHz, 55.55 MHz, and 25 MHz curves respectively.) Worst case spurious levels (largest spurs at any offset) of conventional fixed reference vs. a tunable reference can be compared by multiple individual phase noise measurements and summarized on a single plot vs. carrier frequency. For example, Figure 13 shows the spectrum of a carrier operating at 2000.1 MHz with a 50 MHz fixed reference. This case is 100 kHz away from an Integer Boundary (50 MHz x 40). Worst case spurious can be observed at 100 kHz offset and about -52 dBc in magnitude. Figure 14 shows the same PLLVCO Operating Guide PLL VCO operating at the same 2000.1 MHz carrier frequency, using a tunable reference at 47.5 MHz generated by a second PLLVCO Operating Guide. Worst case spurious in this case can be observed at 5.1 MHz offset and about -100 dBc in magnitude. The results of Figure 13 and Figure 14 show that the tunable reference source achieves 50 dB better spurious performance, while maintaining essentially the same phase noise performance. Figure 13. PLLVCO Operating Guide Worst spur at any offset, fixed 50 MHz reference, output frequency = 2000.1 MHz Figure 14. PLLVCO Operating Guide worst spur at any offset, tunable reference (another PLLVCO Operating Guide), output frequency = Many spurious measurements, such as the ones in Figure 13 and Figure 14 can be summarized into a single plot of worst case spurious at any offset vs. carrier frequency as shown in Figure 15. A log frequency display relative to the 2000 MHz fixed reference Integer Boundary was used to emphasize the importance of the loop bandwidth on spurious performance of the fixed reference case. This technique clearly shows the logarithmic roll-off of the worst case spurious when operating near the Integer Boundary. In this case the loop filter bandwidth of the HMC830LP6GE was 100 kHz. Figure 15. Largest observed spurious, at any offset, using a fixed 50 MHz reference source and a tunable reference source. For example worst case spurious operating at 2000.1 MHz (point (A)) in <u>Figure 13</u> with a fixed 50 MHz reference) is represented by a single point in <u>Figure 15</u> (point (A)) on the blue curve. Similarly, worst case spurious from <u>Figure 14</u> with variable reference, operating at 2000.1 MHz is represented by a single point in <u>Figure 15</u> (point (B)) on the green curve. The plot in <u>Figure 15</u> is generated by tuning the carrier frequency away from Integer Boundary and recording the worst case spurious, at any offset, at each operating frequency. <u>Figure 15</u> shows that the worst case spurious for the 50 MHz fixed reference case, is nearly constant between -51 dBc and -55 dBc when operating with a carrier frequency less than 100 kHz from the Integer Boundary (blue curve). It also shows that the worst case spurious rolls off at about 25 dB/decade relative to 1 loop bandwidth. For example, at an operating frequency of 2001 MHz (equivalent to 10 loop bandwidths offset) worst case spurious is -80 dBc. Similarly, at an operating frequency of 2010 MHz (equivalent to 100 loop bandwidths) worst case spurious is -100 dBc. In contrast, the green curve of <u>Figure 15</u> shows that the worst case spurious over the same operating frequency range, when using an HMC830LP6GE tunable reference, is below -100 dBc at all operating frequencies! In general all fractional PLLs have spurious when operating near Integer Boundaries. High performance tunable reference makes it possible to operate a Hittite fractional PLL, virtually spur-free at all frequencies, with little or no degradation in phase noise. ## 4.5 Integrated Phase Noise & Jitter The standard deviation of VCO signal jitter may be estimated with a simple approximation if we assume that the locked VCO has a constant phase noise, $\phi^2(f_0)$ , at offsets less than the loop 3 dB bandwidth and a 20 dB per decade roll-off at greater offsets. The simple locked VCO phase noise approximation is shown on the left of *Figure 16*. Figure 16. PLL with Integrated VCO Phase Noise & Jitter With this simplification the total integrated VCO phase noise, $\phi^2$ , in rads<sup>2</sup> in the linear form is given by $$\phi^2 = \phi^2 \left( f_{\mathcal{O}} \right) B\pi \tag{EQ 10}$$ where $\Phi^2(f_{\sim})$ is the single sideband phase noise in rads<sup>2</sup>/Hz inside the loop bandwidth, and B is the 3 dB corner frequency of the closed loop PLL The integrated phase noise at the phase frequency detector, $\phi_{pd}^2$ $\,$ is just scaled by $\textit{N}^2$ $$\phi_{\rm pd}^2 = \phi^2 / N^2 \tag{EQ 11}$$ The rms phase jitter of the VCO in rads, φ, is just the square root of the phase noise integral. Since the simple integral of (EQ 10) is just a product of constants, we can easily do the integral in the log domain. For example if the VCO phase noise inside the loop is -100 dBc/Hz at 10 kHz offset and the loop bandwidth is 100 kHz, and the division ratio is 100, then the integrated phase noise at the phase frequency detector, in dB, is given by: $$\Phi_{pddB}^2$$ = 10log ( $\Phi^2(f_o)B\pi/N^2$ ) = -100 + 50 + 5 - 40 = -85 $dBc$ or equivalently, $\phi = 10^{-85/20} = 53.6e-6$ rads = 3.2e-3 degrees. While the phase noise reduces by a factor of 20logN after division to the reference, due to the increased period of the PD reference signal, the jitter is constant. The rms jitter from the phase noise is then given by $$T_{jpn} = T_{pd} \Phi_{pd} / 2\pi \tag{EQ 12}$$ In this example if the PD reference was 50 MHz, $T_{pd}$ = 20ns, and hence $T_{jpn}$ = 179 femto-sec. It should be noted that this last expression is based upon a closed form integral of the entire spectrum of the oscillator phase noise. This integral starts at DC. It is common for real system to evaluate jitter over shorter intervals of time, hence the integral often starts at some finite frequency offset and will produce a jitter that is less than that given by the full expression. Finally real oscillators have noise floors that also contribute to jitter. The phase noise of a white noise floor is a simple integral of noise floor density times bandwidth of interest to the system. This additional noise power should be added to the expression of (EQ 16) to give a more accurate jitter number. Depending upon the bandwidth of the system in guestion this noise floor contribution may be an important factor. ## 4.6 Reference Input Stage Figure 17. Reference Path Input Stage The reference buffer provides the path from an external reference source (generally crystal based) to the R divider, and eventually to the phase detector. The buffer has two modes of operation controlled by $\underbrace{Reg~08h}_{}[21]$ . High Gain ( $\underbrace{Reg~08h}_{}[21] = 0$ ), recommended below 200 MHz, and High frequency ( $\underbrace{Reg~08h}_{}[21] = 1$ ), for 200 to 350 MHz operation. The buffer is internally DC biased, with 100 $\Omega$ internal termination. For 50 $\Omega$ match, an external 100 $\Omega$ resistor to ground should be added, followed by an AC coupling capacitor (impedance < 1 $\Omega$ ), then to the XREFP pin of the part. At low frequencies, a relatively square reference is recommended to keep the input slew rate high. At higher frequencies, a square or sinusoid can be used. The following table shows the recommended operating regions for different reference frequencies. If operating outside these regions the part will normally still operate, but with degraded reference path phase noise performance. Minimum pulse width at the reference buffer input is 2.5 ns. For best spur performance when R = 1, the pulse width should be (2.5ns + $8T_{PS}$ ), where $T_{PS}$ is the period of the VCO at the prescaler input. When R > 1 minimum pulse width is 2.5 ns. Table 3. Reference Sensitivity Table | | | Square Input | | | Sinusoidal Input | | |--------------------|----------------|--------------|---------------|-------------|------------------|------------------| | Reference Input | Slew > 0.5V/ns | Recommende | d Swing (Vpp) | | Recommended Po | ower Range (dBm) | | Frequency<br>(MHz) | Recommended | Min | Max | Recommended | Min | Max | | < 10 | YES | 0.6 | 2.5 | х | х | х | | 10 | YES | 0.6 | 2.5 | х | х | х | | 25 | YES | 0.6 | 2.5 | ok | 8 | 15 | | 50 | YES | 0.6 | 2.5 | YES | 6 | 15 | | 100 | YES | 0.6 | 2.5 | YES | 5 | 15 | | 150 | ok | 0.9 | 2.5 | YES | 4 | 12 | | 200 | ok | 1.2 | 2.5 | YES | 3 | 8 | Note: Reference frequency < 10 MHz is not supported by all products. See individual datasheets for more information. Input referred phase noise of the PLL when operating at 50 MHz is between -150 and -156 dBc/Hz at 10 kHz offset depending upon the mode of operation. The input reference signal should be 10 dB better than this floor to avoid degradation of the PLL noise contribution. It should be noted that such low levels are only necessary if the PLL is the dominant noise contributor and these levels are required for the system goals. #### 4.7 Reference Path 'R' Divider The reference path "R" divider is based on a 14-bit counter and can divide input signals by values from 1 to 16,383 and is controlled by rdiv (Reg 02h). Minimum pulse width at the reference buffer input is 2.5 ns. For best spur performance when R = 1, the pulse width should be (2.5ns + 8Tps), where Tps is the period of the VCO at the prescaler input. When R > 1 minimum pulse width is 2.5ns. #### 4.8 RF Path 'N' Divider The main RF path divider is capable of average divide ratios between 2<sup>19</sup>-5 (524,283) and 20 in fractional mode, and 2<sup>19</sup>-1 (524,287) to 16 in integer mode. The VCO frequency range divided by the minimum N divider value will place practical restrictions on the maximum usable PD frequency. For example a VCO operating at 1.5 GHz in fractional mode with a minimum N divider value of 20 will have a maximum PD frequency of 75 MHz. Please refer to the data sheet of the PLL with Integrated VCO for the applicable limits. #### 4.9 Charge Pump & Phase Detector The Phase detector (PD) has two inputs, one from the reference path divider and one from the RF path divider. When in lock these two inputs are at the same average frequency and are fixed at a constant average phase offset with respect to each other. We refer to the frequency of operation of the PD as $f_{pd}$ . Most formula related to step size, delta-sigma modulation, timers etc., are functions of the operating frequency of the PD, $f_{pd}$ . $f_{pd}$ is also referred to as the comparison frequency of the PD. The PD compares the phase of the RF path signal with that of the reference path signal and controls the charge pump output current as a linear function of the phase difference between the two signals. The output current varies linearly over a full $\pm 2\pi$ radians ( $\pm 360^{\circ}$ ) of input phase difference. #### 4.10 Phase Detector Functions Phase detector register Reg 0Bh allows manual access to control special phase detector features. PD\_up\_en (Reg 0Bh[5]), if 0, masks the PD up output, which prevents the charge pump from pumping up. PD\_dn\_en (Reg 0Bh[6]), if 0, masks the PD down output, which prevents the charge pump from pumping down. Clearing both PD up en and PD dn en effectively tri-states the charge pump while leaving all other functions operating internally. PD Force UP Reg 0Bh[9] and PD Force DN Reg 0Bh[10] allows the charge pump to be forced up or down respectively. This will force the VCO to the ends to the tuning range which can be useful in test of the VCO. #### 4.11 Phase Detector Window Based Lock Detect Lock Detect Enable Reg 07h[3]=1 is a global enable for all lock detect functions. The window based Lock Detect circuit effectively measures the difference between the arrival of the reference and the divided VCO signals at the PD. The arrival time difference must consistently be less than the Lock Detect window length, to declare lock. Either signal may arrive first, only the difference in arrival times is counted. #### 4.11.1 Analog Window Lock Detect The lock detect window may be generated by either an analog one shot circuit or a digital one shot based upon an internal timer. Clearing Reg 07h[6]=0 will result in a fixed, analog, nominal 10 ns window, as shown in Figure 18. The analog window cannot be used if the PD rate is above 50 MHz, or if the offset is too large. Figure 18. Normal Lock Detect Window - Integer Mode, Zero Offset For example a 25 MHz PD rate with a 1 mA charge pump setting ( $Reg\ 09h[6:0]=Reg\ 09h[13:7]=32h$ ) and a - 400 µA leakage ( $Reg\ 09h[20:14]=50h\ Reg\ 09h[22]=1$ ), would have an offset of about 400/1000 = 40% of the PD period or about 16 ns. In such an extreme case the divided VCO would arrive 16 ns after the PD reference, and would always arrive outside of the 10 ns lock detect window. In such a case the lock detect circuit would always read unlocked, even though the VCO might be locked. When using the 10 ns analog lock detect window, with a 40 ns PD period, the offset must always be less than 25% of the charge pump setting, 20% to allow for tolerances. Hence a 1 mA charge pump setting can not use more than 200 µA offset with a 25 MHz PD and an analog Lock detect window. Hence charge pump current, charge pump offset, phase detector rate and lock detect window are related. ### 4.11.2 Digital Window Lock Detect Setting <u>Reg 07h</u>[6]=1 will result in a variable length lock detect window based upon an internal digital timer. The timer period is set by the number of cycles of the internal LD clock as programmed by <u>Reg 07h</u>[9:7]. The LD clock frequency is adjustable by <u>Reg 07h</u>[11:10]. The LD clock signal can be viewed via the GPO test pins. Refer <u>4.16</u> for details. ### 4.11.3 Declaration of Lock wincnt\_max in Reg 07h[2:0] defines the number of consecutive counts of the divided VCO that must land inside the lock detect window to declare lock. If for example we set wincnt\_max = 2048, then the VCO arrival would have to occur inside the window 2048 times in a row to be declared locked, which would result in a Lock Detect Flag high. A single occurrence outside of the window will result in an out of lock, i.e. Lock Detect Flag low. Once low, the Lock Detect Flag will stay low until the wincnt\_max = 2048 condition is met again. The Lock Detect Flag status is always readable in <u>Reg 12h[1]</u>, if locked = 1. Lock Detect status is also output to the LD\_SDO pin according to <u>Reg 0Fh[4:0]=1</u>. Again, if locked, LD\_SDO will be high. Clearing <u>Reg 0Fh[6]=0</u> will display the Lock Detect Flag on LD\_SDO except when a serial port read is requested, in which case the pin reverts temporarily to the Serial Data Out pin, and returns to the Lock Detect Flag after the read is completed. Refer to <u>4.11.5</u> for Timing of the Lock Detect information. ## 4.11.4 Phase Offset & Fractional Linearity When operating in fractional mode the linearity of the charge pump and phase detector are much more critical than in integer mode. The phase detector linearity is degraded when operated with zero phase offset. Hence in fractional mode it is necessary to offset the phase of the PD reference and the VCO at the phase detector. In such a case, for example with an offset delay, as shown in <u>Figure 19</u>, the VCO arrival will always occur after the reference. The lock detect circuit window may need to be adjusted to allow for the delay being used. Figure 19. Lock Detect Window - Fractional Mode with Offset ### 4.11.5 Digital Lock Detect with Digital Window Example Typical Digital Lock detect window widths are shown in <u>Table 3</u>. Lock Detect windows typically vary $\pm 10\%$ vs voltage and $\pm 15\%$ over temperature (-40°C to +85°C). | Table 4. 1 | Tvpical | Digital | Lock De | tect Window | |------------|---------|---------|---------|-------------| |------------|---------|---------|---------|-------------| | LD Timer Speed<br>Reg07[11:10] | | Digital Lock Detect Window<br>Nominal Value ±25% (ns) | | | | | | | |---------------------------------------|-----|-------------------------------------------------------|------|----|----|----|-----|-----| | Fastest 00 | 6.5 | 8 | 11 | 17 | 29 | 53 | 100 | 195 | | 01 | 7 | 8.9 | 12.8 | 21 | 36 | 68 | 130 | 255 | | 10 | 7.1 | 9.2 | 13.3 | 22 | 38 | 72 | 138 | 272 | | Slowest 11 | 7.6 | 10.2 | 15.4 | 26 | 47 | 88 | 172 | 338 | | LD Timer Divide Setting<br>Reg07[9:7] | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | LD Timer<br>Divide Value | 0.5 | 1 | 2 | 4 | 8 | 16 | 32 | 64 | As an example, if we operate in fractional mode at 2GHz with a 50MHz PD, charge pump gain of 2mA and a down leakage of 400uA. Then our average offset at the PD will be 0.4mA/2mA = 0.2 of the PD period or about 4ns (0.2 x 1/50MHz). However, the fractional modulation of the VCO divider will result in time excursions of the VCO divider output of +/-4Tvco from this average value (2ns in this example). Hence when in lock, the divided VCO will arrive at the PD about 4 +/-2ns after the divided reference. The Lock Detect window always starts on the arrival of the first signal at the PD, in this case the reference. The Lock Detect window must be longer than 4ns+2ns (6ns) and shorter than the period of the PD, in this example, 20ns. A perfect Lock Detect window would be midway between these two values, or 13ns. Tolerance on the window is +25% at +85 °C, -25% at -40 °C. Here 13ns nominal window may extend by +25% at +85 °C to 16 ns, which is fine for a PD period of 20 ns. Also the minimum window may be 9.75ns at -40 °C, which again works well for the worst case offset of 6 ns. Figure 20. Lock Detect Window Example with 50 MHz PD and 4ns VCO Offset There is always a good solution for the lock detect window for a given operating point. The user should understand however that one solution does not fit all operating points. If charge pump offset or PD frequency are changed significantly then the lock detect window may need to be adjusted. ## 4.11.6 Cycle Slip Prevention (CSP) When changing VCO frequency and the VCO is not yet locked to the reference, the instantaneous frequencies of the two PD inputs are different, and the phase difference of the two inputs at the PD varies rapidly over a range much greater than $\pm 2\pi$ radians. Since the gain of the PD varies linearly with phase up to $\pm 2\pi$ , the gain of a conventional PD will cycle from high gain, when the phase difference approaches a multiple of $2\pi$ , to low gain, when the phase difference is slightly larger than a multiple of 0 radians. The output current from the charge pump, shown in the middle curve in <u>Figure 21</u>, will cycle from maximum to minimum even though the VCO has not yet reached its final frequency. The charge on the loop filter small cap may actually discharge slightly during the low gain portion of the cycle. This can make the VCO frequency actually reverse temporarily during locking. This phenomena is known as cycle slipping. Cycle slipping causes the pull-in rate during the locking phase to vary cyclically, as shown in the top plot in *Figure 21*. Cycle Slipping increases the time to lock to a value much greater than that predicted by normal small signal Laplace analysis. The synthesizer PD features an ability to reduce cycle slipping during acquisition. The Cycle Slip Prevention (CSP) feature increases the PD gain during large phase errors. The specific phase error that triggers the momentary increase in PD gain is set via <u>Reg 0Bh</u>[8:7]. Figure 21. Cycle Slip Prevention (CSP) #### 4.11.7 Charge Pump Gain A simplified diagram of the charge pump is shown in Figure 22. Charge pump Up and Down gains are set by CP DN Gain and CP UP Gain respectively (Reg 09h[6:0] and [13:7]). The current gain of the pump in Amps/radian is equal to the gain setting of this register divided by $2\pi$ . For example if both CP DN Gain and CP UP Gain are set to '50d' the output current of each pump will be 1 mA and the phase frequency detector gain $k_p = 1$ mA/2 $\pi$ radians, or 159 $\mu$ A/rad. See section 4.4 for more information. #### 4.11.8 Charge Pump Phase Offset - Fractional Mode In integer mode, the phase detector operates with zero offset, that is the divided reference signal and the divided VCO signal arrive at the phase detector inputs at the same time. In fractional mode of operation, charge pump linearity and ultimately, phase noise, is much better if the VCO and reference inputs are operated with a phase offset. A phase offset is implemented by adding a constant DC offset current at the output of the charge pump. DC offset may be added to the UP or DN switching pumps using Leak Magnitude and one of LK Direction DN or LK Direction UP (Reg 09h[21] or Reg 09h[22]). Offset Magnitude, Reg 09h[20:14] is a 7-bit register with 5 µA LSB. Maximum offset is 635 µA. Down offset is highly recommended in fractional mode of operation. Integer mode of operation works best with zero offset. As an example, a PD comparison of $f_{PD} = 50$ MHz (20 ns period) with the main pump gain set at 2 mA, and a down (DN) offset of -385 μA would represent a phase offset of about (-385/2000)\*360 = -69 degrees. This is equivalent to the divided VCO arriving 3.8 ns after the reference at the PD input. It is critical that phase offset be used in fractional mode. Normally, down offsets larger than 3 ns are typical. Should charge pump gain be changed, for example to compensate for changes in VCO sensitivity, then it is recommended to change the charge pump offset proportionally to maintain a constant phase offset. Figure 22. Charge Pump Gain & Offset Control ## 4.12 Frequency Tuning Frequency tuning will depend upon the actual VCO subsystem in use. The VCO will naturally restrict the available range of operating frequencies. Different VCO subsystems have different output modes offering one (or more for multi-mode devices) of the following: Fundamental (fo) output at the VCO frequency; Doubler (2fo) output at twice the VCO frequency; Divider (fo/2) output at half the VCO frequency; Wideband VCO with outputs at fo or divided by any even number from 2 to 64; In all cases, the PLL operates at the VCO's fundamental frequency. Refer to the individual PLL with Integrated VCO product data sheet for product specifics. In general the VCO control of the internal fundamental frequency is done automatically when frequency registers are programmed (please AutoCal). Depending on the VCO subsystem type, the output frequencies can be divided or multiplied versions of the internal fundamental VCO frequency. In general frequency tuning is always done at the fundamental frequency. The divider output control is programmed separately by the user. Doubler outputs, for tri-band and wide-band parts, are configured via PCB board connections. ## 4.12.1 Integer Mode The PLL with Integrated VCO is capable of operating in integer mode. For Integer mode set the following registers - a. disable the Fractional Modulator, Reg 06h[11]=0 - b. bypass the Modulator circuit, Reg 06h[7]=1 In integer mode the VCO step size is fixed to that of the PD frequency, $f_{pd}$ . Integer mode typically has lower phase noise than fractional mode for a given PD operating frequency. The advantage is usually of the order of 2 to 3 dB. Integer mode, however, often requires a lower PD frequency to meet step size requirements. The fractional mode advantage is that higher PD frequencies can be used, hence lower phase noise can often be realized in fractional mode. Charge Pump offset should be disabled in integer mode. ### 4.12.1.1 Integer Frequency Tuning In integer mode the digital $\Delta\Sigma$ modulator is shut off and the N (Reg 03h) divider may be programmed to any integer value in the range 16 to 219-1. To run in integer mode configure Reg 06h as described, then program the integer portion of the frequency as explained by (EQ 13), ignoring the fractional part. - a. Disable the Fractional Modulator, $Reg\ 06h[11] = 0$ - b. Bypass the Modulator circuit $Reg\ 06h[7] = 1$ ### 4.12.2 Fractional Mode The PLL with Integrated VCO is placed in fractional mode by setting the following registers: - a. Enable the Fractional Modulator, Reg 06h[11]=1 - b. Connect the Modulator in circuit, Reg 06h[7]=0 ### 4.12.2.1 Fractional Frequency Tuning This is a generic example, with the goal of explaining how to program the output frequency. Actual variables are dependant upon the VCO subsystem and reference in use. The PLL with Integrated VCO in fractional mode can achieve frequencies at fractional multiples of the reference. The frequency of the PLL with Integrated VCO, $f_{vco}$ , is given by $$f_{vco} = \frac{f_{xtal}}{R} \quad (N_{int} + N_{frac}) = f_{int} + f_{frac}$$ (EQ 13) $$f_{out} = f_{vco}/k \tag{EQ 14}$$ Where: f<sub>out</sub> is the output frequency after any potential dividers or doublers. k is 0.5 for doubler, 1 for fundamental, or k = 1,2,4,6,...58,60,62 according to the VCO Subsystem type $N_{int}$ is the integer division ratio, Reg 03h, an integer number between 20 and 524,284 is the fractional part, from 0.0 to 0.99999...,N<sub>frac</sub>=Reg 04h/2<sup>24</sup> $N_{frac}$ R is the reference path division ratio, Reg 02h is the frequency of the reference oscillator input f<sub>xtal</sub> is the PD operating frequency, $f_{xtal}/R$ $f_{pd}$ As an example, suppose the VCO subsystem in use supports a divide-by-2 mode: 1002.5 MHz (dependant on the VCO range and VCO subsystem f<sub>out</sub> type in use) k $f_{vco}$ 2,005 MHz = 50 MHz $f_{xtal}$ R = 1 = 50 MHz $f_{pd}$ = 40 $N_{int}$ $N_{frac}$ = 0.1 Reg 04h $= round(0.1 \times 2^{24}) = round(1677721.6) = 1677722$ $$f_{VCO} = \frac{50e6}{1} \left(40 + \frac{1677722}{2^{24}}\right) = 2005 \text{ MHz} + 1.2 \text{ Hz error}$$ (EQ 15) $$f_{out} = \frac{f_{VCO}}{2} = 1002.5 \, MHz + 0.6 \, Hz \, error$$ (EQ 16) In this example the output frequency of 1002.5 MHz is achieved by programming the 19-bit binary value of 40d = 28h = 000 0000 0000 0010 1000 into *intg\_reg* in *Reg 03h*, and the 24-bit binary value of 1677722d = 19999Ah = 0001 1001 1001 1001 1010 into *frac\_reg* in *Reg 04h*. The 0.6 Hz quantization error can be eliminated using the exact frequency mode if required. In this example the output fundamental is divided by 2. Specific control of the output divider is required. See section <u>6.0</u> and description for more details. ## 4.12.2.2 Exact Frequency Tuning Due to quantization effects, the absolute frequency precision of a fractional PLL is normally limited by the number of bits in the fractional modulator. For example, a 24 bit fractional modulator has frequency resolution set by the phase detector (PD) comparison rate divided by 2<sup>24</sup>. The value 2<sup>24</sup> in the denominator is sometimes referred to as the modulus. Hittite PLLs use a fixed modulus which is a binary number. In some types of fractional PLLs the modulus is variable, which allows exact frequency steps to be achieved with decimal step sizes. Unfortunately small steps using small modulus values results in large spurious outputs at multiples of the modulus period (channel step size). For this reason Hittite PLLs use a large fixed modulus. Normally the step size is set by the size of the fixed modulus. In the case of a 50 MHz PD rate, a modulus of 2<sup>24</sup> would result in a 2.98 Hz step resolution, or 0.0596 ppm. In some applications it is necessary to have exact frequency steps, and even an error of 3 Hz cannot be tolerated. Fractional PLLs are able to generate exact frequencies (with zero frequency error) if N can be exactly represented in binary (eg. N = 50.0,50.5,50.25,50.75 etc.). Unfortunately, some common frequencies cannot be exactly represented. For example, N<sub>frac</sub> = 0.1 = 1/10 must be approximated as round(( $0.1 \times 2^{24}$ )/ $2^{24}$ ) $\approx 0.100000024$ . At f<sub>PD</sub> = 50 MHz this translates to 1.2 Hz error. Hittite's exact frequency mode addresses this issue, and can eliminate quantization error by programming the channel step size to F<sub>PD</sub>/10 in <u>Reg 0Ch</u> to 10 (in this example). More generally, this feature can be used whenever the desired frequency, f<sub>VCO</sub>, can be exactly represented on a step plan where there are an integer number of steps ( $<2^{14}$ ) across integer-N boundaries. Mathematically, this situation is satisfied if: $$f_{VCOk} \mod(f_{gcd}) = 0$$ where $f_{gcd} = \gcd(f_{VCO1}, f_{PD})$ and $f_{gcd} \ge \left(\frac{f_{PD}}{2^{14}}\right)$ (EQ 17) Where: gcd stands for Greatest Common Divisor $f_N$ = maximum integer boundary frequency < $f_{VCO1}$ $f_{PD}$ = frequency of the Phase Detector and $f_{VCOk}$ are the channel step frequencies where $0 < k < 2^{24}$ -1, As shown in Figure 23. Figure 23. Exact Frequency Tuning Some fractional PLLs are able to achieve this by adjusting (shortening) the length of the Phase Accumulator (the denominator or the modulus of the Delta-Sigma modulator) so that the Delta-Sigma modulator phase accumulator repeats at an exact period related to the interval frequency ( $f_{VCOk}$ - $f_{VCO(k-1)}$ ) in <u>Figure 23</u>. Consequently the shortened accumulator results in more frequent repeating patterns and as a result often leads to spurious emissions at multiples of the repeating pattern period, or at harmonic frequencies of $f_{VCOk}$ - $f_{VCO(k-1)}$ . For example, in some applications, these intervals might represent the spacing between radio channels, and the spurious would occur at multiples of the channel spacing. The Hittite method on the other hand is able to generate exact frequencies between adjacent integer-N boundaries while still using the full 24 bit phase accumulator modulus, thus achieving exact frequency steps with a high phase detector comparison rate, which allows Hittite PLLs to maintain excellent phase noise and spurious performance in the Exact Frequency Mode. ## 4.12.2.3.3 Using Hittite Exact Frequency Mode If the constraint in $(EQ\ 17)$ is satisfied, Hittite PLL is able to generate signals with zero frequency error at the desired VCO frequency. Exact Frequency Mode may be re-configured for each target frequency, or be set-up for a fixed $f_{qcd}$ which applies to all channels. ## 4.12.2.4.4 Configuring Exact Frequency Mode For a Particular Frequency - 1. Calculate and program the integer register setting $\frac{Reg\ O3h}{R} = N_{INT} = \text{floor}(f_{VCO}/f_{PD})$ , where the floor function is the rounding down to the nearest integer. Then the integer boundary frequency $f_N = N_{INT} \cdot f_{PD}$ - 2. Calculate and program the exact frequency register value $\frac{Reg\ OCh}{f_{QCd}} = f_{PD}/f_{QCd}$ , where $f_{QCd} = gcd(f_{VCO},f_{PD})$ - $r_{gcd} = gca(r_{VCO}, r_{PD})$ 3. Calculate and program the fractional register setting $\frac{Reg\ 04h}{Reg\ 04h} = N_{FRAC} = ceil \left(\frac{2^{24}(f_{VCO} f_N)}{f_{PD}}\right)$ , where ceil is the ceiling function meaning "round up to the nearest integer." Example: To configure HMC PLL for exact frequency mode at $f_{VCO}$ = 2000.2 MHz where Phase Detector (PD) rate $f_{PD}$ = 61.44 MHz Proceed as follows: Check (EQ 17) to confirm that the exact frequency mode for this $f_{VCO}$ is possible. $$\begin{split} f_{\text{gcd}} &= \gcd(f_{VCO}, f_{PD}) \, and \, f_{\text{gcd}} \geq \left(\frac{f_{PD}}{2^{14}}\right) \\ f_{\text{gcd}} &= \gcd\left(2000.2 \times 10^6, 61.44 \times 10^6\right) = 40 \times 10^3 > \frac{61.44 \times 10^6}{2^{14}} = 3750 \end{split}$$ Since (EQ 17) is satisfied, Hittite PLL can be configured for exact frequency mode at $f_{VCO} = 2000.2$ MHz as follows: 4. $$N_{INT} = \frac{Reg~03h}{f_{PD}} = floor \left(\frac{f_{VCO}}{f_{PD}}\right) = floor \left(\frac{2000.2 \times 10^6}{61.44 \times 10^6}\right) = 32d = 20h$$ 5. $$\frac{Reg\ OCh}{\gcd(f_{VCO},f_{PD})} = \frac{61.44 \times 10^6}{\gcd(2000.2 \times 10^6, 61.44 \times 10^6)} = \frac{61.44 \times 10^6}{40000} = 1536d = 600h$$ 6. To program Reg 04h, the closest integer-N boundary frequency $f_N$ that is less than the desired VCO frequency $f_{VCO}$ must be calculated. $f_N = f_{PD} \cdot N_{INT}$ . Using the current example: $f_N = f_{PD} \times N_{INT} = 32 \times 61.44 \times 10^6 = 1966.08 \, MHz$ . Then Reg04h = $$ceil\left(\frac{2^{24}\left(f_{VCO} - f_{N}\right)}{f_{PD}}\right) = ceil\left(\frac{2^{24}\left(2000.2 \times 10^{6} - 1966.08 \times 10^{6}\right)}{61.44 \times 10^{6}}\right) = 9317035d = 8E2AABh$$ ## 4.12.2.5.5 Hittite Exact Frequency Channel Mode If it is desirable to have multiple, equally spaced, exact frequency channels that fall within the same interval (ie. $f_N \leq f_{VCOk} < f_{N+1}$ ) where $f_{VCOk}$ is shown in <u>Figure 23</u> and $1 \leq k \leq 2^{14}$ , it is possible to maintain the same integer-N (<u>Reg 03h</u>) and exact frequency register (<u>Reg 0Ch</u>) settings and only update the fractional register (<u>Reg 04h</u>) setting. The Exact Frequency Channel Mode is possible if (<u>EQ 17</u>) is satisfied for at least two equally spaced adjacent frequency channels, i.e. the channel step size. To configure Hittite PLL for Exact Frequency Channel Mode, initially and only at the beginning, integer ( $Reg\ 03h$ ) and exact frequency ( $Reg\ 0Ch$ ) registers need to be programmed for the smallest $f_{VCO}$ frequency ( $f_{VCO1}$ in $Figure\ 23$ ), as follows: - 1. Calculate and program the integer register setting $\underbrace{Reg~03h}_{INT} = floor(f_{VCO1}/f_{PD})$ , where $f_{VCO1}$ is shown in $\underbrace{Figure~23}_{INT}$ and corresponds to minimum channel VCO frequency. Then the lower integer boundary frequency is given by $f_N = N_{INT} \cdot f_{PD}$ . - 2. Calculate and program the exact frequency register value $\frac{Reg \ OCh}{Reg} = f_{PD}/f_{gcd}$ , where $f_{gcd} = gcd((f_{VCOk+1} f_{VCOk}), f_{PD}) = greatest$ common divisor of the desired equidistant channel spacing and the PD frequency $((f_{VCOk+1} f_{VCOk}))$ and $f_{PD}$ . Then, to switch between various equally spaced intervals (channels) only the fractional register ( $\frac{Reg\ 04h}{P}$ ) needs to be programmed to the desired VCO channel frequency $f_{VCOk}$ in the following manner: $$\underline{Reg\,04h} = N_{FRAC} = \text{ceil}\left(\frac{2^{24}\left(f_{VCOk} - f_{N}\right)}{f_{PD}}\right) \quad \text{where} \\ f_{N} = \text{floor}(f_{VCO1}/f_{PD}), \text{and} \\ f_{VCO1}, \text{as shown in} \\ \underline{Figure\,23}, \text{represents} \\ \frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}\left(\frac{1}{2}\left(\frac{1}\left(\frac{1}{2}\left(\frac{1}{2}\left(\frac{1}\left(\frac{1}\left(\frac{1}{2}\left(\frac{1}\left($$ the smallest channel VCO frequency that is greater than $f_N$ . Example: To configure Hittite PLL for Exact Frequency Mode for equally spaced intervals of 100 kHz where first channel (Channel 1) = $f_{VCO1}$ = 2000.200 MHz and Phase Detector (PD) rate $f_{PD}$ = 61.44 MHz proceed as follows: First check that the exact frequency mode for this $f_{VCO1}$ = 2000.2 MHz (Channel 1) and $f_{VCO2}$ = 2000.2 MHz + 100 kHz = 2000.3 MHz (Channel 2) is possible. $$\begin{split} &f_{\text{gcd1}} = \text{gcd}(f_{\text{VCO1}}, f_{\text{PD}}) \, \text{and} \, f_{\text{gcd1}} \geq \left(\frac{f_{\text{PD}}}{2^{14}}\right) \, \text{and} \, f_{\text{gcd2}} = \text{gcd}(f_{\text{VCO2}}, f_{\text{PD}}) \, \text{and} \, f_{\text{gcd2}} \geq \left(\frac{f_{\text{PD}}}{2^{14}}\right) \, \\ &f_{\text{gcd1}} = \text{gcd}\left(2000.2 \times 10^6, 61.44 \times 10^6\right) = 40 \times 10^3 > \frac{61.44 \times 10^6}{2^{14}} = 3750 \, \\ &f_{\text{gcd2}} = \text{gcd}\left(2000.3 \times 10^6, 61.44 \times 10^6\right) = 20 \times 10^3 > \frac{61.44 \times 10^6}{2^{14}} = 3750 \, \end{split}$$ If (EQ 17) is satisfied for at least two of the equally spaced interval (channel) frequencies $f_{VCO1}, f_{VCO2}, f_{VCO3}, ...$ $f_{VCON}$ , as it is above, Hittite Exact Frequency Channel Mode is possible for all desired channel frequencies, and can be configured as follows: 1. $$\underline{Reg \ 03h} = floor \left( \frac{f_{VCO1}}{f_{PD}} \right) = floor \left( \frac{2000.2 \times 10^{\circ}}{61.44 \times 10^{6}} \right) = 32d = 20h$$ 1. $$\frac{Reg~03h}{f_{PD}} = floor \left( \frac{f_{VCO1}}{f_{PD}} \right) = floor \left( \frac{2000.2 \times 10^{6}}{61.44 \times 10^{6}} \right) = 32d = 20h$$ 2. $$\frac{Reg~0Ch}{gcd \left( \left( f_{VCOk+1} - f_{VCOk} \right), f_{PD} \right)} = \frac{61.44 \times 10^{6}}{gcd \left( 100 \times 10^{3}, 61.44 \times 10^{6} \right)} = \frac{61.44 \times 10^{6}}{20000} = 3072d = C00h$$ To program $Reg\ 04h$ the closest integer-N boundary frequency $f_N$ that is less than the smallest channel VCO frequency $f_{VCO1}$ must be calculated. $f_N = floor(f_{VCO1}/f_{PD})$ . Using the current example: $$f_N = f_{PD} \times floor \left( \frac{2000.2 \times 10^6}{61.44 \times 10^6} \right) = 32 \times 61.44 \times 10^6 = 1966.08 \, MHz$$ Then $$\frac{\textit{Reg 04h}}{\textit{fpD}} = \textit{ceil}\left(\frac{2^{24}\left(\textit{f}_{VCO1} - \textit{f}_{N}\right)}{\textit{fpD}}\right) \text{ for channel 1 where } \textit{f}_{VCO1} = 2000.2\textit{MHz}$$ $$= \textit{ceil}\left(\frac{2^{24}\left(2000.2 \times 10^{6} - 1966.08 \times 10^{6}\right)}{61.44 \times 10^{6}}\right) = 9317035d = 8\textit{E2AABh}$$ To change from channel 1 ( $f_{VCO1}$ = 2000.2 MHz) to channel 2 ( $f_{VCO2}$ = 2000.3 MHz), only Reg 04h needs to be programmed, as long as all of the desired exact frequencies $f_{VCOK}$ (Figure 23) fall between the same integer-N boundaries ( $f_N < f_{VCOk} < f_{N+1}$ ). In that case $$\frac{\textit{Reg 04h}}{\textit{61.44} \times 10^6} = \textit{ceil} \left( \frac{2^{24} \left( 2000.3 \times 10^6 - 1966.08 \times 10^6 \right)}{61.44 \times 10^6} \right) = 9344342 \textit{d} = 8\textit{E}9556 \textit{h} \quad \text{, and so on.}$$ ## 4.12.2.6 Seed Register & AutoSeed Mode The start phase of the fractional modulator digital phase accumulator (DPA) may be set to one of four possible default values via the seed register Reg 06h[1:0]. If AutoSeed Reg 06h[8] is set, then the PLL with Integrated VCO will automatically reload the start phase into the DPA every time a new fractional frequency is selected. If AutoSeed is not set, then the PLL will start new fractional frequencies with the last value left in the DPA from the last frequency. Hence the start phase will effectively be random. Certain zero or binary seed values may cause spurious energy correlation at specific frequencies. Correlated spurs are advantageous only in very special cases where the spurious are known to be far out of band and are removed in the loop filter. For most cases a random, or non zero, non-binary start seed is recommended. Further, since the AutoSeed always starts the accumulators at the same place, performance is repeatable if AutoSeed is used. Reg 06h[1:0]=2 is recommended. ### 4.13 Soft Reset & Power-On Reset The PLL with Integrated VCO features a hardware Power on Reset (POR). All chip registers will be reset to default states approximately 250 µs after power up. Writing <u>Reg 00h</u>[5]=1 (*rst\_swrst*) performs a soft reset which initializes all PLL subsystem registers to their default values. It is not necessary to clear the *rst\_swrst* bit after a soft reset. A soft reset does not clear the SPI mode of operation referred to in section <u>4.17.2</u>. It should be noted that the VCO subsystem is not affected by the PLL soft reset, the VCO subsystem registers can only be reset by removing the power supply. NOTE: if external power supplies or regulators have rise times slower than 250us, then it is advised to write to the SPI reset register (Reg 00h[5]=1) immediately after power up, before any other SPI activity. This will ensure starting from a known state. ### 4.14 Power Down Mode Note that the VCO subsystem is not affected by the CEN or soft reset. Hence device power down is a two step process. First power down the VCO by writing 0 to VCO register 1 via $\underbrace{Reg~05h}$ and then power down the PLL by pulling CEN pin 17 low (assuming no SPI overrides ( $\underbrace{Reg~01h}[0]=1$ )). This will result in all analog functions and internal clocks disabled. Current consumption will typically drop below 10 $\mu$ A in Power Down state. The serial port will still respond to normal communication in Power Down mode. It is possible to ignore the CEN pin, by clearing *chipen\_pin\_select* (Reg 01h[0]=0). Control of Power Down Mode then comes from the serial port register *chipen\_from\_spi*, Reg 01h[1]. It is also possible to leave various blocks on when in Power Down (see Reg 01h), including: a. Internal Bias Reference Sources b. PD Block c. CP Block d. Reference Path Buffer e. VCO Path buffer f. Digital I/O Test pads Reg 01h[2] Reg 01h[2] Reg 01h[3] Reg 01h[5] Reg 01h[6] To mute the RF output but leave the VCO running and the PLL locked write the following: For Narrowband and Triband devices Reg 05h=C80D. To re-enable the RF output write Reg 05h=E80D. Wideband devices can operate in either manualRFO (*VCO\_Reg\_03h*[2]=1) or autoRFO (*VCO\_Reg\_03h*[2])=0 modes. The autoRFO (auto RF Output) mode switches between "VCO divide-by-1" and "output divider" sub-blocks depending on the divider setting. With output divider set to "1" (*VCO\_Reg\_02h*[5:0]=1) autoRFO mode automatically enables the "VCO divide-by-1" sub-block and disables the "output divider" sub-block. To mute the output in autoRFO mode set *VCO\_Reg\_02h*[5:0]=0. Divider values other then "0" or "1" cause autoRFO to enable the VCO output divider and disable the divide-by-1 bypass. In manualRFO mode the VCO sub-blocks are manually enabled/disabled with *VCO\_Reg\_01h*[4:1]. Mute the RF output in manualRFO mode by turning off the RF buffer, RF divider and divide-by-1 sub-blocks (*VCO\_Reg\_01h*=3). Note the PLL buffer and master enable bits are left on to prevent a loss of lock during mute. To un-mute the output turn on the RF buffer and, depending on the divide value stored in *VCO\_Reg\_02h*[5:0], either the RF divider or divide-by-1 sub-blocks. It is not a valid condition to turn on both the divide-by-1 and RF divider sub-blocks at the same time. ## 4.15 Chip Identification PLL subsystem version information may be read by reading the content of read only register, chip\_ID in *Reg 00h*. It is not possible to read the VCO subsystem version. ### 4.16 General Purpose Output (GPO) Pin The PLL shares the LD\_SDO (Lock-Detect/Serial Data Out) pin to perform various functions. While the pin is most commonly used to read back registers from chip via the SPI, it is also capable of exporting a variety of interesting signals and real time test waveforms (including Lock Detect). It is driven by a tri-state CMOS driver with $\sim\!200~\Omega$ Rout. It has logic associated with it to dynamically select whether the driver is enabled, and to decide which data to export from the chip. In its default configuration, after power-on-reset, the output driver is disabled, and only drives during appropriately addressed SPI reads. This allows it to share the output with other devices on the same bus. Depending on the SPI mode, the read section of SPI cycle is recognized differently HMC SPI Mode: The driver is enabled during the last 24 bits of SPI READ cycle (not during write cycles). Open SPI Mode: The driver is enabled if the chip is addressed - ie. The last 3 bits of SPI cycle = '000'b before the rising edge of SEN (Note A). To monitor any of the GPO signals, including Lock Detect, set $\frac{Reg\ OFh}{[7]} = 1$ to keep the SDO driver always on. This stops the LDO driver from tristating and means that the SDO line cannot be shared with other devices. The chip will naturally switch away from the GPO data and export the SDO during an SPI read (Note B). To prevent this automatic data selection, and always select the GPO signal, set "Prevent AutoMux of SDO" (Reg 0Fh[6] = 1). The phase noise performance at this output is poor and uncharacterized. Also, the GPO output should not be toggling during normal operation. Otherwise the spectral performance may degrade. Note that there are additional controls available, which may be helpful if sharing the bus with other devices: - To allow the driver to be active (subject to the conditions above) even when the chip is disabled set Reg 01h[7] = 0. - To disable the driver completely, set <u>Reg 08h[5]</u> = 0 (it takes precedence over all else). - To disable either the pull-up or pull-down sections of the driver, <u>Reg 0Fh[8] = 0\_or Reg 0Fh[9] = 0</u> respectively. Note A: If SEN rises before SCK has clocked in an 'invalid' (non-zero) chip -address, the part will start to drive the bus. Note B: In Open Mode, the active portion of the read is defined between the 1st SCK rising edge after SEN, to the next rising edge of SEN. ### Example Scenarios: - Drive SDO during reads, tri-state otherwise (to allow bus-sharing) - No action required. - Drive SDO during reads, Lock Detect otherwise - Set GPO Select Reg 0Fh[4:0] = '00001' (which is default) - Set "Prevent GPO driver disable" (Reg 0Fh[7] = 1) - Always drive Lock Detect - Set "Prevent AutoMux of SDO" Reg 0Fh[6] = 1 - Set GPO Select <u>Reg 0Fh</u>[4:0]= 00001 (which is default) - Set "Prevent GPO driver disable" (Reg 0Fh[7] = 1)) The signals available on the GPO are selected by changing "GPO Select", Reg 0Fh[4:0]. ### 4.17 SERIAL PORT ## 4.17.1 Serial Port Modes of Operation The HMC PLL with Integrated VCO serial port interface can operate in two different modes of operation. - a. HMCSPI HMC Mode (HMC Legacy Mode) Single slave per HMCSPI Bus - b. HMCSPI Open Mode Up to 8 slaves per HMCSPI Bus. This mode is useful to imitate protocols found on other manufacturer's PLLs. Both Modes support 5-bits of register address space. HMC Mode can support up to 6 bits of register address. Register 0 has a dedicated function in each mode. Open Mode allows wider compatibility with other manufacturers SPI protocols. Table 5. Register 0 Comparison - Single vs Multi-User Modes | | Single User<br>HMC Mode | Multi-User<br>Open Mode | |-------|--------------------------------|----------------------------------------------------------------| | READ | Chip ID<br>24-bits | Chip ID 24-bits | | WRITE | Soft Reset,<br>General Strobes | Read Address [4:0]<br>Soft reset [5]<br>General Strobes [23:6] | ### 4.17.2 HMCSPI Protocol Decision after Power-On Reset On power up both types of modes are active and listening. A decision to select the desired SPI protocol is made on the first occurrence of SEN or SCLK following a hard reset, after which the protocol is fixed and only changeable by cycling the power OFF and ON. - a. If a rising edge on SEN is detected first HMC Mode is selected. - b. If a rising edge on SCLK is detected first Open mode is selected. ## 4.17.3 Serial Port HMC Mode - Single PLL HMC Mode (Legacy Mode) serial port operation can only address and talk to a single PLL, and is compatible with most HMC PLLs and PLLs with Integrated VCOs. The HMC Mode protocol, shown in figures <u>Figure 24</u> and <u>Figure 25</u>, is designed for a 4 wire interface with a fixed protocol featuring - a. 1 Read/Write bit - b. 6 Address bits - c. 24 data bits - d. 3 wire for Write only, 4 wire for Read/Write capability ### 4.17.3.1 HMC Mode - Serial Port WRITE Operation $AVDD = DVDD = 3V \pm 10\%$ , AGND = DGND = 0V Table 6. SPI HMC Mode - Write Timing Characteristics | | <del>_</del> | | | | | |----------------|-----------------------------|------|------|-----|-------| | Parameter | Conditions | Min. | Тур. | Max | Units | | t <sub>1</sub> | SEN to SCLK setup time | 8 | | | ns | | t <sub>2</sub> | SDI to SCLK setup time | 3 | | | ns | | t <sub>3</sub> | SCLK to SDI hold time | 3 | | | ns | | t <sub>4</sub> | SEN low duration | 20 | | | ns | | t <sub>5</sub> | SCK to SEN fall | 10 | | | ns | | | Max Serial port Clock Speed | | 50 | | MHz | A typical HMC Mode WRITE cycle is shown in *Figure 24*. - The Master (host) both asserts SEN (Serial Port Enable) and clears SDI to indicate a WRITE cycle, followed by a rising edge of SCK. - The slave (synthesizer) reads SDI on the 1st rising edge of SCK after SEN. SDI low indicates a Write cycle (/WR). - c. Host places the six address bits on the next six falling edges of SCK, MSB first. - d. Slave shifts the address bits in the next six rising edges of SCK (2-7). - e. Host places the 24 data bits on the next 24 falling edges of SCK, MSB first. - f. Slave shifts the data bits on the next 24 rising edges of SCK (8-31). - g. The data is registered into the chip on the 32nd rising edge of SCK. - h. SEN is cleared after a minimum delay of $t_5$ . This completes the write cycle. Figure 24. HMC Mode - Serial Port Timing Diagram - WRITE ### 4.17.3.2 HMC Mode - Serial Port READ Operation A typical HMC Mode READ cycle is shown in Figure 25. - a. The Master (host) asserts both SEN (Serial Port Enable) and SDI to indicate a READ cycle, followed by a rising edge SCLK. Note: The Lock Detect (LD) function is usually multiplexed onto the LD\_SDO pin. It is suggested that LD only be considered valid when SEN is low. In fact LD will not toggle until the first active data bit toggles on LD\_SDO, and will be restored immediately after the trailing edge of the LSB of serial data out as shown in *Figure 25*. - b. The slave (PLL with Integrated VCO) reads SDI on the 1st rising edge of SCLK after SEN. SDI high initiates the READ cycle (RD) - c. Host places the six address bits on the next six falling edges of SCLK, MSB first. - d. Slave registers the address bits on the next six rising edges of SCLK (2-7). - e. Slave switches from Lock Detect and places the requested 24 data bits on SD\_LDO on the next 24 rising edges of SCK (8-31), MSB first . - f. Host registers the data bits on the next 24 falling edges of SCK (8-31). - g. Slave restores Lock Detect on the 32nd rising edge of SCK. - h. Deassertion of SEN completes the cycle ### Table 7. SPI HMC Mode - Read Timing Characteristics | Parameter | Conditions | Min. | Тур. | Max | Units | |----------------|------------------------|------|------|-----|-------| | t <sub>1</sub> | SEN to SCLK setup time | 8 | | | ns | | t <sub>2</sub> | SDI to SCLK setup time | 3 | | | ns | | t <sub>3</sub> | SCLK to SDI hold time | 3 | | | ns | | t <sub>4</sub> | SEN low duration | 20 | | ns | |----------------|-------------------|----|--------------------|----| | t <sub>5</sub> | SCLK to SDO delay | | 8.2ns+0.2<br>ns/pF | ns | | t <sub>6</sub> | Recovery Time | 10 | | ns | Figure 25. HMC Mode - Serial Port Timing Diagram - READ ### 4.17.4 Serial Port Open Mode The Serial Port Open Mode, shown in Figure 26 and Figure 27, features: - a. Compatibility with general serial port protocols that use shift and strobe approach to communication - b. Compatible with HMC PLL with Integrated VCO solutions, useful to address multiple chips of various types from a single serial port bus. The Open Mode protocol has the following general features: - a. 3-bit chip address, can address up to 8 devices connected to the serial bus - b. Wide compatibility with multiple protocols from multiple vendors - c. Simultaneous Write/Read during the SPI cycle - d. 5-bit address space - e. 3 wire for Write Only capability, 4 wire for Read/Write capability HMC RF PLLs with integrated VCOs support Open Mode. Some legacy PLL and microwave PLLs with integrated VCOs only support HMC Mode. Consult the relevant data sheets for details. Typical serial port operation can be run with SCLK at speeds up to 50 MHz. ### 4.17.4.1 Open Mode - Serial Port WRITE Operation $AVDD = DVDD = 3V \pm 10\%$ , AGND = DGND = 0V Table 8. SPI Open Mode - WRITE Timing Characteristics | Param | eter | Conditions | Min. | Тур. | Max | Units | |----------------|------|------------------------------------|------|------|-----|-------| | t <sub>1</sub> | | SDI setup time to SCLK Rising Edge | 3 | | | ns | | t <sub>2</sub> | | SCLK Rising Edge to SDI hold time | 3 | | | ns | | t <sub>3</sub> | | SEN low duration | 10 | | | ns | | t <sub>4</sub> | | SEN high duration | 10 | | | ns | | t <sub>5</sub> SCLK 32 Rising Edge to SEN Rising Edge | | 10 | | ns | |-------------------------------------------------------|------------------------------|----|----|-----| | t <sub>6</sub> | t <sub>6</sub> Recovery Time | | | ns | | Max Serial port Clock Speed | | | 50 | MHz | A typical WRITE cycle is shown in Figure 26. - a. The Master (host) places 24-bit data, d23:d0, MSB first, on SDI on the first 24 falling edges of SCLK. - b. the slave (PLL with Integrated VCO) shifts in data on SDI on the first 24 rising edges of SCLK - c. Master places 5-bit register address to be written to, r4:r0, MSB first, on the next 5 falling edges of SCLK (25-29) - d. Slave shifts the register bits on the next 5 rising edges of SCLK (25-29). - e. Master places 3-bit chip address, a2:a0, MSB first, on the next 3 falling edges of SCLK (30-32). Hittite reserves chip address a2:a0 = 000 for all RF PLL with Integrated VCOs. - f. Slave shifts the chip address bits on the next 3 rising edges of SCLK (30-32). - g. Master asserts SEN after the 32nd rising edge of SCLK. - h. Slave registers the SDI data on the rising edge of SEN. Figure 26. Open Mode - Serial Port Timing Diagram - WRITE #### 4.17.4.2 Open Mode - Serial Port READ Operation A typical READ cycle is shown in Figure 27. In general, in Open Mode the LD\_SDO line is always active during the WRITE cycle. During any Open Mode SPI cycle LD\_SDO will contain the data from the current address written in Reg 00h[4:0]. If Reg00h[4:0] is not changed then the same data will always be present on LD\_SDO when an Open Mode cycle is in progress. If it is desired to READ from a specific address, it is necessary in the first SPI cycle to write the desired address to Reg00h[4:0], then in the next SPI cycle the desired data will be available on LD\_SDO. An example of the Open Mode two cycle procedure to read from any random address is as follows: - a. The Master (host), on the first 24 falling edges of SCLK places 24-bit data, d23:d0, MSB first, on SDI as shown in Figure 27. d23:d5 should be set to zero. d4:d0 = address of the register to be READ on the next cycle. - b. the slave (PLL with Integrated VCO) shifts in data on SDI on the first 24 rising edges of SCLK - c. Master places 5-bit register address, r4:r0, (the READ ADDRESS register), MSB first, on the next 5 falling edges of SCLK (25-29). r4:r0=00000. - d. Slave shifts the register bits on the next 5 rising edges of SCLK (25-29). - e. Master places 3-bit chip address, a2:a0, MSB first, on the next 3 falling edges of SCLK (30-32)..Chip address is always 000 for RF PLL with Integrated VCOs. - f. Slave shifts the chip address bits on the next 3 rising edges of SCLK (30-32). - g. Master asserts SEN after the 32nd rising edge of SCLK. - h. Slave registers the SDI data on the rising edge of SEN. - i. Master clears SEN to complete the the address transfer of the two part READ cycle. - j. If one does not wish to write data to the chip at the same time as we do the second cycle, then it is recommended to simply rewrite the same contents on SDI to Register zero on the READ back part of the cycle. - k. Master places the same SDI data as the previous cycle on the next 32 falling edges of SCLK. - I. Slave (PLL with Integrated VCO) shifts the SDI data on the next 32 rising edges of SCLK. - m. Slave places the desired read data (ie. data from the address specified in <u>Reg 00h[7:3]</u> of the first cycle) on LD\_SDO which automatically switches to SDO mode from LD mode, disabling the LD output. - m. Master asserts SEN after the 32nd rising edge of SCK to complete the cycle and revert back to Lock Detect on LD\_SDO. Table 9. SPI Open Mode - Read Timing Characteristics | Parameter | Conditions | Min. | Тур. | Max | Units | |----------------|--------------------------------------------------|------|------|-----|-------| | t <sub>1</sub> | SDI setup time to SCLK Rising Edge | 3 | | | ns | | t <sub>2</sub> | t <sub>2</sub> SCLK Rising Edge to SDI hold time | | | | ns | | t <sub>3</sub> | SEN low duration | 10 | | | ns | | t <sub>4</sub> | SEN high duration | 10 | | ns | |----------------|---------------------------------------|----|------------------|----| | t <sub>5</sub> | SCLK Rising Edge to SDO time | | 8.2ns+0.211ns/pF | ns | | t <sub>6</sub> | Recovery Time | 10 | | ns | | t <sub>7</sub> | SCK 32 Rising Edge to SEN Rising Edge | 10 | | ns | #### 4.17.4.3 HMCSPI Open Mode READ Operation - 2 Cycles ### SECOND CYCLE \*\*Note: Read-back on LD\_SDO can function without SEN, Hoewer SEN rising edge is required to return the LD\_SDO to the GPO state Figure 27. Serial Port Timing Diagram - READ For more information on using the GPO pin while in SPI Open Mode please see section 4.16. #### 4.18 Configuration at Start-Up To configure the PLL after power up, follow the instructions below: - 1. Configure the reference divider (write to <u>Reg 02h</u>), if required. - Configure the delta-sigma modulator (write to <u>Reg 06h</u>). - Configuration involves selecting the mode of the delta-sigma modulator (Mode A or Mode B), selection of the delta-sigma modulator seed value, and configuration of the delta-sigma modulator clock scheme. It is recommended to use the values found in the Hittite PLL evaluation board control software register files. - 3. Configure the charge pump current and charge pump offset current (write to Reg 09h) - 4. Configure the VCO Subsystem (write to Reg 05h, for more information see section 4.19) - 5. Program the frequency of operation - Program the integer part (write to Reg 03h) - Program the fractional part (write to <u>Reg 04h</u>) Once the PLL is configured after startup, in most cases the user only needs to change frequencies by writing to (<u>Reg 03h</u> integer register and <u>Reg 04h</u> fractional register), and possibly adjust the charge pump settings by writing to <u>Reg 09h</u>. Example: To configure HMC820LP6CE in fundamental mode, after power up, for output frequency of 2361 MHz, assuming 50 MHz reference frequency, the following sequence needs to be executed: - 1. $Reg\ 02h = 1h$ . (Optional since default = 1.) - 2. <u>Reg 06h</u> = 202F4Ah. (Set the delta-sigma modulator to operate in Fractional Mode B, set the seed value, and configure the delta-sigma modulator clock scheme). - 3. $\underline{Reg~09h} = 0BCF3Ch$ . (Program 1.2 mA charge pump current with 300 $\mu$ A Down Offset current to the charge pump). - 4. Configure the VCO subsystem. For more information on the VCO subsystem and communication with the VCO subsystem see section 4.19, and "6.0 VCO Subsystem Register Map". - Reg 05h = E80Dh. (Indirect write to VCO Reg 01h, Enables). - Reg 05h = 8B95h. (Indirect write to VCO\_Reg 02h, Configuration). - Reg 05h = D11Dh. (Indirect write to VCO\_Reg 03h, Configuration). - Reg 05h = 5h. (Indirect write to VCO\_Reg00h, Reset the address in Reg 05h to VCO\_Reg 00h). NOTE: It is highly recommended to conclude any configuration of the VCO subsystem by writing $\frac{\text{Reg }05h}{\text{Peg }05h} = 5h$ . Doing so ensures that any subsequent frequency changes using AutoCal procedure work correctly. Please see section $\frac{4.2.1}{\text{elg }05h}$ for more details. This example is for Triband or Narrowband parts. Wideband parts require $\frac{\text{Reg }05h}{\text{elg }05h} = 0$ as the final Reg05h write. - 5. Program the frequency of operation (set the integer-N and fractional divider values). - Reg 03h = 2F. This programs the integer-N divider value to 47. - Reg 04h = 3851ECh. This programs the fractional divider to 0.22 Then the output frequency $f_{VCO} = F_{PD}(N_{INT} + N_{FRAC}) = 50 \text{ MHz x } 47.22 = 2361 \text{ MHz}.$ For detailed and most up-to-date start-up configuration of an individual part please refer to the appropriate Register Setting Files found in the HIttite PLL Evaluation Software received with a product evaluation kit or downloaded from www.hittite.com. #### 4.19 VCO Serial Port Interface (SPI) The PLL communicates with the internal VCO subsystem via an internal 16 bit VCO Serial Port, (see <u>Figure</u> <u>7</u>). The internal serial port is used to control the step tuned VCO and other VCO subsystem functions if available, such as RF output divider control and RF buffer enable. Note that the internal VCO subsystem SPI (VSPI) runs at the rate of the AutoCal FSM clock, $T_{FSM}$ , (section 4.2.1) where the FSM clock frequency cannot be greater than 50 MHz. The VSPI clock rate is set by Reg 0Ah[14:13]. Writes to the VCO's control registers are handled indirectly, via writes to <u>Reg 05h</u> of the PLL. A write to PLL <u>Reg 05h</u> causes the PLL subsystem to forward the packet, MSB first, across its internal serial link to the VCO subsystem, where it is interpreted. The VCO serial port has the capability to communicate with multiple subsystems inside the IC. For this reason each subsystem has a subsystem ID, *Reg 05h*[2:0]. Each subsystem has multiple registers to control the functions internal to the subsystem, which may be different from one subsystem to the next. Hence each subsystem has internal register addresses bits (*Reg 05h*[6:3]) Finally the data required to configure each register within the VCO subsystem is contained in Reg 05h[15:7]. #### 4.19.1 VSPI Use of Reg05h The packet data written into $\underline{Reg~05h}$ is sub-parsed by logic at the VCO subsystem into the following 3 fields: - 1. [2:0] 3 bits VCO\_ID, target subsystem ID = 101b or 000b depending on the product. - 2. [6:3] 4 bits VCO\_REGADDR, the internal register address inside the VCO subsystem. - 3. [15:7] 9- bits- VCO\_DATA, data field to write into the VCO register. For example, to write 11101\_0000 into register 1 of the narrow-band VCO subsystem (VCO\_ID = '101'b), and turn off the divider, the following needs to be written to <u>Reg 05h</u> ='11101\_0000, 0001, 101' (clear bit 5, of register 1, at SPI target ID '101'b). The AutoCal controller only updates the data field of <u>Reg 05h</u>. The VCO\_REGADDR and VCO\_ID bits must also be set correctly or AutoCal will send its data to the wrong location. Set VCO\_REGADDR=0 by initializing <u>Reg 05h</u>[6:3]=0. This causes all AutoCal data to be sent to the VCO switch capacitor register <u>VCO\_Reg 00h</u>. The subsystem ID depends on the type of device. For Wideband devices set the subsystem ID to "0" (<u>Reg 05h</u>[2:0])=0) or "5" for Triband and Narrowband devices (<u>Reg 05h</u>[2:0]=5). Writing <u>Reg 05h</u>=0 for Wideband devices (or <u>Reg 05h</u>=5 for Narrowband and Triband devices) initializes VCO\_ID and VCO\_REGADDR for AutoCal but it also clears VCO\_DATA. Since every write to <u>Reg 05h</u> causes a data transfer to the VCO subsystem, this clears the VCO switch capacitor selection stored at <u>VCO\_Reg 00h</u> and causes the VCO to oscillate at its highest frequency. Most likely the PLLVCO loses lock until AutoCal selects the correct switch capacitors for the desired frequency. AutoCal runs after writing frequency control register <u>Reg 03h</u> in integer mode or <u>Reg 04h</u> in Fractional-N mode. This is the reason the final <u>Reg 05h</u> write must be followed by an update to the frequency control register. To prevent the lose of lock initialize VCO\_DATA with the correct switch capacitor selection found in <u>Reg 10h[7:0]</u>. The procedure is as follows: First read $\underline{Reg\ 10h}$ , then write to $\underline{Reg\ 05h}$ as follows: Reg 05h = vv x yyyyy 0 0000 iii Reg 05h[2:0] = iii, VCO\_ID, 3 bits (000 or 101 depending upon the subsystem) Reg 05h[12:8] = 0 or VCO caps as stored in Reg 10h[4:0] $Reg\ 05h[13] = don't care$ Reg 05h[15:14] = yy, Wideband VCO Selection as stored in Reg 10h[7:6], don't care Narrowband #### 5.0 PLL Register Map #### 5.1 Reg 00h ID Register (Read Only) | Bit | Туре | Name | Width | Default | Description | |--------|------|---------|-------|----------------|--------------------------------------------------------------------------------------------------------| | [23:0] | RO | chip_ID | 24 | 95198<br>A7975 | PLL ID for HMCXXXLP6CE where XXX ≠ 837 or 840 PLL ID for HMC837LP6CE, HMC840LP6CE & Wideband PLL+VCO's | #### 5.2 Reg 00h Open Mode Read Address/RST Strobe Register (Write Only) | Bit | Туре | Name | Width | Default | Description | |--------|------|--------------|-------|---------|-------------------------------------------------------------------| | [4:0] | WO | Read Address | 5 | - | WRITE ONLY) Read Address for next cycle - Open Mode Only | | [5] | WO | Soft Reset | 1 | - | Soft Reset - both SPI modes reset (set to 0 for proper operation) | | [23:6] | wo | Not Defined | 18 | - | Not Defined (set to 0 for proper operation) | #### 5.3 Reg 01h Enables Register (Default 000002h) | Bit | Туре | Name | Width | Default | Description | |-----|------|--------------------|-------|---------|---------------------------------------------------------------------------------------| | [0] | R/W | chipen_pin_select | 1 | 0 | 1 = take PLL enable via CEN pin, see Power Down Mode description | | | | | | | 0 = take PLL enable via SPI (chipen_from_spi) Reg01[1] | | [1] | R/W | chipen_from_spi | 1 | 1 | SPI's PLL enable bit | | [2] | R/W | Keep_bias_on | 1 | 0 | when PLL is disabled, keeps internal bias generators on, ignores chip enable control. | | [3] | R/W | Keep_PD_on | 1 | 0 | when PLL is disabled, keeps PD circuit on, ignores Chip enable control | | [4] | R/W | Keep_CP_on | 1 | 0 | when PLL is disabled, keeps Charge Pump on, ignores<br>Chip enable control | | [5] | R/W | Keep_Ref_buf_on | 1 | 0 | when PLL is disabled, keeps Reference buffer block on, ignores Chip enable control | | [6] | R/W | Keep_VCO_on | 1 | 0 | when PLL is disabled, keeps VCO divider buffer on, ignores Chip enable control | | [7] | R/W | Keep_GPO_driver_on | 1 | 0 | when PLL is disabled, keeps GPO output Driver On, ignores Chip enable control | | [8] | R/W | Reserved | 1 | 0 | Reserved | | [9] | R/W | Reserved | 1 | 0 | Reserved | #### 5.4 Reg 02h REFDIV Register (Default 000001h) | Bit | Туре | Name | Width | Default | Description | |--------|------|------|-------|---------|--------------------------------------------------------------------------------------------------------------------------| | [13:0] | R/W | rdiv | 14 | 1 | Reference Divider 'R' Value <u>"(EQ 13)")</u> Divider use also requires refBufEn Reg08[3]=1and Divider min 1d max 16383d | #### 5.5 Reg 03h Frequency Register - Integer Part (Default 000019h) | Bit | Туре | Name | Width | Default | Description | |--------|------|------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [18:0] | R/W | intg | 19 | 25d | VCO Divider Integer part, used in all modes, see (EQ 13) Fractional Mode min 20d max 2 <sup>19</sup> -4 = 7FFFCh = 524,284d Integer Mode min 16d max 2 <sup>19</sup> -1 = 7FFFFh = 524,287d | #### 5.6 Reg 04h Frequency Register - Fractional Part (Default 000000h) | Bit | Туре | Name | Width | Default | Description | |--------|------|------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [23:0] | R/W | frac | 24 | 0 | VCO Divider Fractional part (24-bit unsigned) see Fractional Frequency Tuning Used in Fractional Mode only (N <sub>frac</sub> = Reg 04h/2 <sup>24</sup> min 0d max 2 <sup>24</sup> -1 | #### 5.7 Reg 05h VCO SPI Register (Default 000000h) | Bit | Туре | Name | Width | Default | Description | |--------|------|--------------------------------|-------|---------|---------------------------------------------------------------------| | [2:0] | R/W | [2:0] - VCO Subsystem_ID, | 3 | 0 | 101b - narrowband and tri-band products<br>000b - wideband products | | [6:3] | R/W | VCO Subsystem register address | 4 | 0 | For interfacing with the VCO please see section <u>4.19</u> . | | [15:7] | R/W | VCO Subsystem data | 9 | 0 | | Note: Reg05h is a special register used for indirect addressing of the VCO subsystem. Writes to Reg05h are automatically forwarded to the VCO subsystem by the VCO SPI state machine controller. Reg05h is a Read-Write register. However, Reg05h only holds the contents of the last transfer to the VCO subsystem. Hence it is not possible to read the full contents of the VCO subsystem. Only the content of the last transfer to the VCO subsystem can be read. Please take note of special considerations for AutoCal related to Reg05h. Once VCO register programming has been completed, Reg05h needs to be programmed to 0 for Wideband devices or 5 for Narrowband and Tri-band devices. More accurately, only the lower 7 bits need to be set. The other bits can be set as needed: xxxx xxxx xxxx xxxx x000 0000 for Wideband devices; xxxx xxxx xxxx xxxx x000 0101 for Narrowband and Tri-band devices; Refer to section 4.19. #### 5.8 Reg 06h SD CFG Register (Default 200B4Ah) | Bit | Туре | Name | Width | Default | Description | |---------|------|-------------------------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [1:0] | R/W | seed | 2 | 2 | Selects the Seed in Fractional Mode 00: 0 seed Not recommended 01: Isb seed Not recommended 02: B29D08h seed Recommended 03: 50F1CDh seed Note; Writes to this register are stored in the PLL with Integrated VCO and are only loaded into the modulator when a frequency change is executed and if AutoSeed Reg06h[8] =1 | | [3:2] | R/W | order | 2 | 2 | Select the Modulator Type 0: 1st order Not recommended 1: 2nd order Not recommended 2: Mode B Recommended 3: Mode A | | [6:4] | R/W | Reserved | 3 | 4 | Program 100 | | | | | | | 0: Use Modulator, Required for Fractional Mode, | | | | | | | 1: Bypass Modulator, Required for Integer Mode | | [7] | R/W | frac_bypass | 1 | 0 | Note: In bypass fractional modulator output is ignored, but fractional modulator continues to be clocked if <i>frac_rstb =1</i> , Can be used to test the isolation of the digital fractional modulator from the VCO output in integer mode | | [8] | R/W | AutoSeed | 1 | 1 | loads the seed whenever the frac register is written when frac register write changes frequency, modulator starts with previous contents | | [9] | R/W | clkrq_refdiv_sel | 1 | 1 | selects the modulator clock source- for Test Only 1: VCO divider clock (Recommended for normal operation) 0: Ref divider clock Ignored if bits [10]=0 or [21]=1 are set | | [10] | R/W | SD Modulator Clk Select | 1 | 0 | Program 1 | | [11] | R/W | SD Enable | 1 | 1 | O: disable frac core, use for Integer Mode or Integer Mode with CSP 1: Enable Frac Core, required for Fractional Mode, or Integer isolation testing This register controls whether AutoCal starts on an Integer or a Fractional write | | [12] | R/W | Reserved | 1 | 0 | Program 0 | | [13] | R/W | Reserved | 1 | 0 | Program 0 | | [15:14] | R/W | Reserved | 2 | 0 | Program 0 | | [17:16] | R/W | Reserved | 2 | 0 | Program 11 | | [18] | R/W | BIST Enable | 1 | 0 | Program 0 | | [20:19] | R/W | RDiv BIST Cycles | 2 | 0 | Program 00<br>RDiv BIST Cycles<br>00: 1032<br>01: 2047<br>10: 3071<br>11: 4095 | | [21] | R/W | auto_clock_config | 1 | 1 | Program 0 | | [22] | R/W | Reserved | 1 | 0 | Program 0 | #### 5.9 Reg 07h Lock Detect Register (Default 00014Dh) | Bit | Туре | Name | Width | Default | Description | |---------|------|-------------------------------|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [2:0] | R/W | lkd_wincnt_max | 3 | 5d | lock detect window sets the number of consecutive counts of divided VCO that must land inside the Lock Detect Window to declare LOCK 0: 5 1: 32 2: 96 3: 256 4: 512 5: 2048 6: 8192 7: 65535 | | [3] | R/W | Enable Internal Lock Detect | 1 | 1 | see section 4.16 | | [5:4] | R/W | Reserved | 2 | 0 | Reserved | | [6] | R/W | Lock Detect Window type | 1 | 1 | Lock Detection Window Timer Selection 1: Digital programmable timer 0: Analog one shot, nominal 10 ns window | | [9:7] | R/W | LD Digital Window duration | 3 | 2 | 0 Lock Detection - Digital Window Duration 0: 1/2 cycle 1: 1 cycle 2: 2 cycles 3: 4 cycles 4: 8 cycles 5: 16 cycles 6: 32 cycles 7: 64 cycles | | [11:10] | R/W | LD Digital Timer Freq Control | 2 | 0 | Lock Detect Digital Timer Frequency Control "00" fastest "11" slowest | | [12] | R/W | LD Timer Test Mode | 1 | 0 | 1: force Timer Clock ON Continuously - For Test Only 0: Normal Timer operation - one shot | | [13] | R/W | Auto Relock - One Try | 1 | 0 | Attempts to re-lock with VCO auto-calibration if Lock Detect fails for any reason. Only tries once. | #### 5.10 Reg 08h Analog EN Register (Default C1BEFFh) | Bit | Туре | Name | Width | Default | Description | |---------|------|-----------------------------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [0] | R/W | bias_en | 1 | 1 | Program 1 | | [1] | R/W | cp_en | 1 | 1 | Program 1 | | [2] | R/W | PD_en | 1 | 1 | Program 1 | | [3] | R/W | refbuf_en | 1 | 1 | Program 1 | | [4] | R/W | vcobuf_en | 1 | 1 | Program 1 | | [5] | R/W | gpo_pad_en | 1 | 1 | 0 - Pin LD_SDO disabled 1 - and RegFh[7]=1 , Pin LD_SDO is always on required for use of GPO port. 1 - and RegFh[7]=0 Pin LD_SDO is off if unmatched chip address is seen on the SPI, allowing a shared SPI with other compatible parts | | [6] | R/W | reserved | 1 | 1 | Program 1 | | [7] | R/W | VCO_Div_Clk_to_dig_en | 1 | 1 | Program 1 | | [8] | R/W | reserved | 1 | 0 | Program 0 | | [9] | R/W | Prescaler Clock enable | 1 | 1 | Program 1 | | [10] | R/W | VCO Buffer and Prescaler<br>Bias Enable | 1 | 1 | Program 1 | | [11] | R/W | Charge Pump Internal<br>Opamp enable | 1 | 1 | Program 1 | | [14:12] | R/W | reserved | 3 | 011 | Program 011 | | [17:15] | R/W | reserved | 3 | 011 | Program 011 | | [18] | R/W | spare | 1 | 0 | Don't Care | | [19] | R/W | reserved | 1 | 0 | Program 0 | | [20] | R/W | reserved | 1 | 0 | Program 0 | | [21] | R/W | High Frequency Reference | 1 | 0 | Program 1 for Ref In > =200 MHz, 0 <200MHz | | [22] | R/W | spare | 1 | 1 | Don't Care | | [23] | R/W | spare | 1 | 1 | Don't Care | #### 5.11 Reg 09h Charge Pump Register (Default 403264h) | Bit | Type | Name | Width | Default | Description | |---------|------|------------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [6:0] | R/W | CP DN Gain | 7 | 100d<br>64h | Charge Pump DN Gain Control 20 µA√step Affects fractional phase noise and lock detect settings 0d = 0 µA 1d = 20 µA 2d = 40 µA 127d = 2.54mA | | [13:7] | R/W | CP UP Gain | 7 | 100d<br>64h | Charge Pump UP Gain Control 20 $\mu$ A per step Affects fractional phase noise and lock detect settings 0d = 0 $\mu$ A 1d = 20 $\mu$ A 2d = 40 $\mu$ A 127d = 2.54mA | | [20:14] | R/W | Offset Magnitude | 7 | 0 | Charge Pump Offset Control 5 $\mu$ A/step Affects fractional phase noise and lock detect settings 0d = 0 $\mu$ A 1d = 5 $\mu$ A 2d = 10 $\mu$ A 127d = 635 $\mu$ A | | [21] | R/W | Offset UP enable | 1 | 0 | Recommended setting = 0 | | [22] | R/W | Offset DN enable | 1 | 1 | Recommended setting = 1 in Fractional Mode, 0 otherwise | | [23] | R/W | HiKcp | 1 | 0 | Program 0 | #### 5.12 Reg 0Ah VCO AutoCal Configuration Register (Default 002205h) | Bit | Туре | Name | Width | Default | Description | |-------|------|------------------|-------|---------|------------------------------------------------------------------------| | [2:0] | R/W | Vtune Resolution | 3 | 5 | R Divider Cycles 0 - 1 1 - 2 2 - 4 3 - 8 4 - 32 5 - 64 6 - 128 7 - 256 | #### 5.12 Reg 0Ah VCO AutoCal Configuration Register (Default 002205h) | Bit | Туре | Name | Width | Default | Description | |---------|------|---------------------------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [5:3] | R/W | VCO Curve Adjustment | 3 | 0 | Program 000 VCO Curve Adjustment vs Temp for AutoCal 0 - Disabled 1 : + 1 Curve 2: +2 Curves 3: +3 Curves 4: -4 Curves 5: -3 Curves 6: -2 Curves 7: -1 Curve | | [7:6] | R/W | Wait State Set Up | 2 | 0 | Wait State Setup 100 T <sub>FSM</sub> see section <u>4.2.4</u> T <sub>mmt</sub> = 1 measurement cycle of AutoCal 0: Wait Only at Startup Use for Narrowband & Tri-band devices 1: Wait on startup and after first T <sub>mmt</sub> cycle Use for Wideband devices 2: Wait on startup and after first two T <sub>mmt</sub> cycles 3: Wait on startup and after first three T <sub>mmt</sub> cycles | | [9:8] | R/W | Num of SAR Blts in VCO | 2 | 2 | Number of SAR bits in VCO 0: 8 - Use for Wideband devices 1: 7 - Do not use 2: 6 - Use for Narrowband & Tri-band devices 3: 5 - Do not use | | [10] | R/W | Force Curve | 1 | 0 | Program 0 | | [11] | R/W | Bypass VCO Tuning | 1 | 0 | Program 0 for normal operation using VCO auto calibration | | [12] | R/W | No VSPI Trigger | 1 | 0 | Program 0 for normal operation. If 1, serial transfers to VCO sub-system (via Reg 05) are disabled | | [14:13] | R/W | FSM/VSPI Clock Select | 2 | 1 | Set the AutoCal FSM and VSPI Clock (50 MHz maximum) 0: Input Crystal Reference 1: Input Crystal Reference/4 2: Input Crystal Reference/16 3: Input Crystal Reference/32 | | [15] | R/W | Xtal Falling Edge for FSM | 1 | 0 | Program 0 for normal operation. Program 1 only for BIST use | | [16] | R/W | Force RDivider Bypass | 1 | 0 | Program 0 | #### 5.13 Reg 0Bh PD Register (Default 0F8061h) | Bit | Туре | Name | Width | Default | Description | |-------|------|-----------------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [2:0] | R/W | PD_del_sel | 3 | 1 | Program 001 Sets PD reset path delay | | [3] | R/W | Short PD Inputs | 1 | 0 | Program 0 for normal operation. 1 shorts the inputs of the Phase frequency detector - Test Only | | [4] | R/W | pd_phase_sel | 1 | 0 | Program 0 for typical operation. Inverts the PD polarity 0- Use with a positive tuning slope VCO and Passive Loop Filter (default) 1- Use with a Negative Slope VCO or with an inverting Active Loop Filter with a Positive Slope VCO | | [5] | R/W | PD_up_en | 1 | 1 | Program 1 Enables the PD UP output | #### 5.13 Reg 0Bh PD Register (Default 0F8061h) | Bit | Туре | Name | Width | Default | Description | |---------|------|------------------------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [6] | R/W | PD_dn_en | 1 | 1 | Program 1 Enables the PD DN output | | [8:7] | R/W | CSP Mode | 2 | 0 | Cycle Slip Prevention Mode Extra current is driven into the loop filter when the phase error is larger than: 0: Disabled 1: 5.4ns 2: 14.4ns 3: 24.1ns This delay varies by +- 10% with temperature, and +- 12% with process. | | [9] | R/W | Force CP UP | 1 | 0 | Forces CP UP output on - Use for Test only | | [10] | R/W | Force CP DN | 1 | 0 | Forces CP DN output on - Use for Test only | | [11] | R/W | Force CP MId Rail | 1 | 0 | Force CP MId Rail - Use for Test only | | [14:12] | R/W | Reserved | 3 | 0 | Program as follows: HMC820 000 HMC821 000 HMC822 000 HMC824 000 HMC826 000 HMC828 000 HMC829 100 HMC830 100 HMC831 000 HMC831 000 HMC837 000 HMC838 000 HMC838 000 HMC839 000 HMC839 000 HMC840 000 HMC840 000 HMC840 100 HMC1032 100 HMC1034 100 | | [16:15] | R/W | CP Internal OpAmp Bias | 2 | 3 | Program 11 | | [18:17] | R/W | MCounter Clock Gating | 2 | 3 | Program 11 MCounter Clock Gating 0: MCounter Off 1: N<128 2: N< 1023 3: All Clocks ON (Recommended) | | [19] | R/W | spare | 1 | 1 | Don't Care | | [21:20] | R/W | reserved | 2 | 0 | Program 00 | #### 5.13 Reg 0Bh PD Register (Default 0F8061h) | Bit | Туре | Name | Width | Default | Description | |---------|------|----------|-------|---------|-------------| | [23:22] | R/W | reserved | 2 | 0 | Program 00 | #### 5.14 Reg 0Ch Fine Frequency Correction Register (Default 000000h) | Bit | Туре | Name | Width | Default | Description | |--------|------|----------------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [13:0] | R/W | Number of Channels per Fpd | 14 | 0 | Comparison Frequency divided by the Correction Rate,<br>Must be an integer. Frequencies at exactly the correction<br>rate will have zero frequency error.<br>0: Disabled<br>1: Disabled<br>2:16383d (3FFFh) | #### 5.15 Reg 0Fh GPO\_SPI\_RDIV Register (Default 000001h) | Bit | Туре | Name | Width | Default | Description | |-------|------|----------------------|-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [4:0] | R/W | gpo_select | 5 | 1 | Signal selected here is output to SDO pin when enabled 0: Data from Reg0F[5] 1: Lock Detect Output 2. Lock Detect Trigger 3: Lock Detect Window Output 4: Ring Osc Test 5. Pullup Hard from CSP 6. PullDN hard from CSP 7. Reserved 8: Reference Buffer Output 9: Ref Divider Output 10: VCO divider Output 11. Modulator Clock from VCO divider 12. Auxiliary Clock 13. Aux SPI Clock 14. Aux SPI Enable 15. Aux SPI Data Out 16. PD DN 17. PD UP 18. SD3 Clock Delay 19. SD3 Core Clock 20. AutoStrobe Integer Write 21. Autostrobe Frac Write 22. Autostrobe Aux SPI 23. SPI Latch Enable 24. VCO Divider Sync Reset 25. Seed Load Strobe 2629 Not Used 30. SPI Output Buffer En 31. Soft RSTB | | [5] | R/W | GPO Test Data | 1 | 0 | 1 - GPO Test Data. This level appears on LD_SDO pin if Bits [4:0]=00000 | | [6] | R/W | Prevent Automux SDO | 1 | 0 | 1- Outputs GPO data only (LD if Bits [4:0]=00001)<br>0 - Automuxes between SDO and GPO data | | [7] | R/W | LDO Driver Always On | 1 | 0 | 1- LD_SDO Pin Driver always on<br>0 - LD_SDO Pin driver only on during SPI read cycle | | [8] | R/W | Disable PFET | 1 | 0 | Program 0 | | [9] | R/W | Disable NFET | 1 | 0 | Program 0 | ### 5.16 Reg 10h VCO Tune Register (Default 000020h) | Bit | Туре | Name | Width | Default | Description | |-------|------|--------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | RO | VCO Switch Setting | 8 | 32d | Read Only Register. Indicates the VCO switch setting selected by the AutoCal state machine to yield the nearest free running VCO frequency to the desired operating frequency. Not valid when Reg10h[8] = 1, AutoCal Busy. Note if a manual change is done to the VCO switch settings this register will not indicate the current VCO switch position. 0 = highest frequency 1 = 2nd highest 256 = lowest frequency Note: VCO subsystems may not use all the MSBs, in which case the unused bits are don't care | | [8] | RO | AutoCal Busy | 1 | 0 | Busy when AutoCal state machine is searching for the nearest switch setting to the requested frequency. | |-----|----|--------------|---|---|---------------------------------------------------------------------------------------------------------| |-----|----|--------------|---|---|---------------------------------------------------------------------------------------------------------| #### 5.17 Reg 11h SAR Register (Default 7FFFFh) | Bit | Туре | Name | Width | Default | Description | |--------|------|----------------------|-------|--------------------|----------------------------| | [18:0] | RO | SAR Error Mag Counts | 19 | 2 <sup>19</sup> -1 | SAR Error Magnitude Counts | | [19] | RO | SAR Error Sign | 1 | 0 | SAR Error Sign 0=+ve 1=-ve | #### 5.18 Reg 12h GPO2 Register (Default 000000h) | Bit | Туре | Name | Width | Default | Description | |-----|------|-------------|-------|---------|--------------------------------------------| | [0] | RO | GPO | 1 | 0 | GPO State | | [1] | RO | Lock Detect | 1 | 0 | Lock Detect Status 1 = Locked 0 = Unlocked | #### 5.19 Reg 13h BIST Register (Default 1259h) | Bit | Туре | Name | Width | Default | Description | |--------|------|----------------|-------|---------|----------------| | [15:0] | RO | BIST Signature | 16 | 4697d | BIST Signature | | [16] | RO | BIST Busy | 1 | 0 | BIST Busy | #### 6.0 VCO Subsystem Register Map Please note that the VCO subsystem uses indirect addressing via <u>Reg 05h</u>. For more detailed information on how to write to the VCO subsystem please see section "4.19 VCO Serial Port Interface (SPI)". #### 6.1 VCO Reg 00h Tuning | Bit | Туре | Name | Width | Default | Description | |-------|------|------|-------|---------|--------------------------------------------------------------------------------------------------------------------------| | [0] | wo | Cal | 1 | 0 | VCO tune voltage is redirected to a temperature compensated calibration voltage | | [8:1] | wo | CAPS | 8 | 16d | VCO sub-band selection. 0 - max frequency 1111 1111 - min frequency. Not all sub-bands are used on the various products. | #### 6.2 VCO\_Reg 01h Enables | Bit | Туре | Name | Width | Default | Description | |-----------|-----------|--------------------------------|-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Narrowbar | | 1 | - | | · · | | [3:0] | WO | spare | 4 | 0 | Don't care | | [4] | WO | PLL_buf_en | 1 | 1 | VCO to PLL Buffer Enable | | [5] | WO | div_en | 1 | 1 | VCO output divider enable (if applicable) | | [6] | WO | RF_buf_en | 1 | 1 | Enables RF Buffer to Output | | [7] | wo | VCO_core_en | 1 | 1 | Enables VCO Core | | [8] | WO | Master Enable | 1 | 1 | Master enable 1 - Master enable of VCO Subsystem 0 - Powers down entire VCO Subsystem | | Wideband | Parts [*] | | | • | | | [0] | wo | Master Enable VCO Subsystem | 1 | 1 | 0 - All VCO subsystem blocks Off Manual mode (VCO_Reg 03h[2] = 1) 1- ANDed with local enables only Auto Mode (VCO_Reg 03h[2] = 0) 1- Master enable ignores local enables | | [1] | WO | Manual Mode PLL buffer enable | 1 | 1 | Enables PLL Buffer in manual mode only | | [2] | wo | Manual Mode RF buffer enable | 1 | 1 | Enables RF Buffer to Output in manual mode only | | [3] | wo | Manual Mode Divide by 1 enable | 1 | 1 | Enables RF divide by 1 in manual mode only | | [4] | WO | Manual Mode RF Divider enable | 1 | 1 | Enables RF divider in manual mode only | | [8:5] | WO | Spare | 4 | 0 | Don't care | <sup>[\*]</sup> Graphical representation of the wideband VCO Subsystem is available in section 4.1.5 For example, to turn off the HMC821LP6CE narrowband VCO subsystem output divider, bit 5 in VCO Reg01h needs to be cleared. If the other bits are left unchanged, then '11101 0000' needs to be written into VCO Reg01h. The VCO subsystem register is accessed via a write to PLL subsystem Reg 05h = '11101 0000 0001 101' = E80Dh <u>Reg 05h</u>[2:0] = 101; VCO subsystem ID 5 Reg 05h[6:3] = 0001; VCO subsystem register address Reg 05h[10:7] = 0000; don't care Reg 05h[11] = 1; PLL buffer enable Reg 05h[12] = 0; VCO divider disabled Reg 05h[13] = 1; RF buffer enabled Reg 05h[14] = 1; VCO core enabled $Reg\ 05h[15] = 1$ ; master enabled 6.3 VCO\_Reg 02h Biases | 0.5 VOO_Neg 02H Blases | | | | | | | |------------------------|----------------------|-----------------------------------|-------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Туре | Name | Width | Default | Description | | | Narrowban | d Parts | | | | | | | [1:0] | wo | VCO PLL Buffer Bias | 2 | 1 | | | | [3:2] | wo | VCO Output Divider Bias | 2 | 1 | | | | [5:4] | wo | RF Output Buffer Bias | 2 | 1 | | | | [8:6] | WO | VCO Bias for tri-band parts | 3 | 001<br>010<br>101 | VCO Bias for Tri-band parts. Don't care for Single Band parts Tri-Band devices HMC837, HMC840 (recommended value 001) Tri-band devices HMC838, HMC839 (program value 100, do not use default value) Tri-band devices HMC820, HMC821, HMC822 (program value 100, do not use default value) | | | Wideband | Parts <sup>[*]</sup> | | | | | | | [5:0] | wo | RF Divide ratio | 6 | 1 | 0 - Mute, VCO and PLL buffer On, RF output stages Off 1 - Fo 2 - Fo/2 3 - invalid, defaults to 2 4 - Fo/4 5 - invalid, defaults to 4 6 - Fo/6 60 - Fo/60 61 - invalid, defaults to 60 62 - Fo/62 > 62 - invalid, defaults to 62 Note: This register automatically controls the enables to the, RF output buffer, RF divider, RF divide by 1 path, and requires Master Enable (VCO_Reg 01h[0] = 1) and AutoRFO mode (VCO_Reg 03h [2] = 0) Note: bit[0] is a don't care in ManualRFO mode. | | | [7:6] | wo | RF output buffer gain control | 2 | 3 | 11 - Max Gain<br>10 - Max Gain - 3 dB<br>01 - Max Gain - 6 dB<br>00 - Max Gain - 9 dB | | | [8] | wo | Divider output stage gain control | 1 | 0 | For VCO output Divide-by-1 or 2, set to 1 (0 reduces output power, degrading noise floor performance) For VCO output Divide-by-4 or higher, set to 0. Use this bit to maintain flat output power across divider settings | | <sup>[\*]</sup> Graphical representation of the wideband VCO Subsystem is available in section 4.1.5 For example, to configure the HMC821LP6CE narrowband VCO subsystem to the required bias settings for Fo mode, Transfer 117h ('1 0001 0111') to VCO Reg02h. VCO subsystem register is accessed via a write to PLL subsystem Reg 05h = '1 0001 0111 0010 101' = 8B95h $Reg\ 05h[2:0] = 101$ ; subsystem ID 5 Reg 05h[6:3] = 0010; VCO register address 2 Reg 05h[15:7] = 1 0001 0111; required bias setting For example to configure the Wideband HMC830 in divide-by-1 mode with various gains set the following: Reg 05h = E090h for max gain Reg 05h=C090h for max gain -3dB Reg 05h=A090h for max gain -6dB Reg 05h=8090h for max gain -9dB #### 6.3.1 PLL Reg05h Values for VCO\_Reg 02h Required Config Narrowband ONLY Program <u>Reg 05h</u> according to the following table. Writing values below to <u>Reg 05h</u> ensures the correct recommended settings are written to the VCO subsystem <u>VCO\_Reg 02h</u>. Specified performance is only guaranteed with the required settings in this table. Other settings are not supported. | Part # | Fo/2 | Fo | 2Fo | |-------------|-------|-------|-------| | HMC820LP6CE | 8B95 | 8B95 | 8395 | | HMC821LP6CE | 8B95 | 8B95 | 8395 | | HMC822LP6CE | 8B95 | 8B95 | 8395 | | HMC824LP6CE | 0195h | N/A | N/A | | HMC826LP6CE | 0195h | N/A | N/A | | HMC828LP6CE | N/A | 0195h | N/A | | HMC831LP6CE | N/A | 0195h | N/A | | HMC836LP6CE | N/A | N/A | 0195h | | HMC837LP6CE | 2A95h | 2A95h | 2295h | | HMC838LP6CE | 8B95 | 8B95 | 8395 | | HMC839LP6CE | 8B95 | 8B95 | 8395 | | HMC840LP6CE | 2A95h | 2A95h | 2295h | #### 6.4 VCO\_Reg 03h Config | | _ | 5 | | | | |-----------|--------------|---------------------|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Туре | Name | Width | Default | Description | | Narrowban | d Tri-Band F | Parts | | | | | [0] | WO | Spare | 1 | 0 | Don't care | | [4:1] | WO | MSB Correction | 4 | 3 | | | [6:5] | WO | Temp Compensation | 2 | 1 | | | [8:7] | WO | PLL Buffer Gain | 2 | 1 | | | Narrowban | d Single Ba | nd Parts | | | | | [4:0] | WO | Spare | 5 | 0 | Don't care | | [6:5] | WO | Temp compensation | 2 | 1 | | | [8:7] | WO | PLL Buffer Gain | 2 | 1 | | | Wideband | Parts [*] | | | • | | | [0] | wo | RF buffer SE enable | 1 | 1 | 1- single-ended mode of RF buffer (pin RF_N On, RF_P Off) 0- differential mode both RF_P and RF_N On | | [1] | WO | reserved | 1 | 0 | Program 0 | | [2] | wo | Manual RFO Mode | 1 | 0 | 0 - AutoRFO mode (recommended) 1 - ManualRFO mode AutoRFO mode controls output buffers and RF divider enables according to RF divider setting in VCO_Reg_02h[5:0] ManualRFO mode requires manual enables of individual blocks via VCO_Reg01h | | [4:3] | WO | RF buffer bias | 2 | 2 | Program 10 | | [8:5] | wo | Spare | 4 | 2 | Don't care | <sup>[\*]</sup> Graphical representation of the wideband VCO Subsystem is available in section 4.1.5 For example, to configure the HMC840LP6CE narrowband VCO subsystem to the required Trim settings for 2Fo mode, 1C6h needs to be transferred to VCO Register 03h. '1 1100 0110' needs to be written into VCO register 03h. VCO subsystem register is accessed via a write to PLL subsystem Reg 05h = '1 1100 0110 0011 101' = E31Dh $Reg\ 05h[2:0] = 101$ ; subsystem ID 5 <u>Reg 05h</u>[6:3] = 0011; VCO register address 03 <u>Reg 05h</u>[15:7] = 1 1100 0110; required trim settings #### 6.4.1 PLL Reg05h Values for VCO\_Reg 03h Required Config Narrowband ONLY Program PLL <u>Reg 05h</u> according to the following table. Writing values below to <u>Reg 05h</u> ensures the correct recommended settings are written to the VCO subsystem <u>VCO Reg 03h</u>. Specified performance is only guaranteed with the required settings in this table. Other settings are not supported. | Part # | Fo/2 | Fo | 2Fo | |-------------|-------|-------|-------| | HMC820LP6CE | D11Dh | D11Dh | D11Dh | | HMC821LP6CE | D11Dh | D11Dh | D11Dh | | HMC822LP6CE | D11Dh | D11Dh | D11Dh | | HMC824LP6CE | 501Dh | N/A | N/A | | HMC826LP6CE | 501Dh | N/A | N/A | | HMC828LP6CE | N/A | 401Dh | N/A | | HMC831LP6CE | N/A | 501Dh | N/A | | HMC836LP6CE | N/A | N/A | 501Dh | | HMC837LP6CE | 211Dh | 211Dh | E11Dh | | HMC838LP6CE | D11Dh | D11Dh | D11Dh | | HMC839LP6CE | D11Dh | D11Dh | D11Dh | | HMC840LP6CE | 231Dh | 231Dh | E31Dh | #### 6.5 VCO\_Reg 04h, VCO\_Reg 05h, VCO\_Reg 06h Wideband Devices Only Program PLL <u>Reg 05h</u> according to the following table. Writing values below to <u>Reg 05h</u> ensures the correct recommended settings are written to these VCO subsystem registers. Specified performance is only guaranteed with the required settings in this table. Other settings are not supported. | Part # | VCO Reg04h | VCO Reg05h | VCO Reg06h | |---------------------|------------|------------|-----------------| | Wideband Parts Only | | | | | HMC829LP6GE | B6A0h | 7E28h | Default (7FB0h) | | HMC830LP6GE | 60A0h | 1628h | Default (7FB0h) | | HMC1032LP6GE | 60A0h | 1628h | Default (7FB0h) | | HMC1034LP6GE | 60A0h | 1628h | Default (7FB0h) | #### **NOTES:**