# Octal D Flip-Flop with Clock Enable The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable ( $\overline{\text{CE}}$ ) is LOW. The register is fully edge-triggered. The state of each D input, one setup time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's Q output. The $\overline{\text{CE}}$ input must be stable only one setup time prior to the LOW-to-HIGH clock transition for predictable operation. #### **Features** - Ideal for Addressable Register Applications - Clock Enable for Address and Data Synchronization Applications - Eight Edge-Triggered D Flip-Flops - Buffered Common Clock - Outputs Source/Sink 24 mA - See MC74AC273 for Master Reset Version - See MC74AC373 for Transparent Latch Version - See MC74AC374 for 3-State Version - ACT377 Has TTL Compatible Inputs - MSL = 1 for all Surface Mount - Chip Complexity: 292 FETs or 73 Gates - These are Pb-Free Devices Figure 1. Pinout: 20-Lead Packages Conductors (Top View) #### **PIN NAMES** | PIN | FUNCTION | |--------------------------------|---------------------------| | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | | CE | Clock Enable (Active LOW) | | Q <sub>0</sub> -Q <sub>7</sub> | Data Outputs | | СР | Clock Pulse Input | # ON Semiconductor® www.onsemi.com SOIC-20W DW SUFFIX CASE 751D TSSOP-20 DT SUFFIX CASE 948E #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet. #### **DEVICE MARKING INFORMATION** See general marking information in the device marking section on page 7 of this data sheet. Figure 2. Logic Symbol # MODE SELECT-FUNCTION TABLE | On anoting Manda | | Inputs | Outputs | | | |-------------------|----|--------|----------------|----------------|--| | Operating Mode | СР | CE | D <sub>n</sub> | Q <sub>n</sub> | | | Load '1' | 7 | L | Н | Н | | | Load '0' | | L | L | L | | | Hold (Do Nothing) | 7 | Н | X | No Change | | | Hold (Do Nothing) | X | Н | X | No Change | | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial \_ = LOW-to-HIGH Clock Transition Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. Figure 3. Logic Diagram #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |----------------------|-------------------------------------------------------------------------------------------|------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | -0.5 to +7.0 | V | | V <sub>IN</sub> | DC Input Voltage (Referenced to GND) | -0.5 to V <sub>CC</sub> +0.5 | V | | V <sub>OUT</sub> | DC Output Voltage (Referenced to GND) (Note 1) | -0.5 to V <sub>CC</sub> +0.5 | V | | I <sub>IK</sub> | DC Input Diode Current | ±20 | mA | | I <sub>OK</sub> | DC Output Diode Current | ±50 | mA | | I <sub>OUT</sub> | DC Output Sink/Source Current | ±50 | mA | | I <sub>CC</sub> | DC Supply Current, per Output Pin | ±50 | mA | | I <sub>GND</sub> | DC Ground Current, per Output Pin | ±100 | mA | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead temperature, 1 mm from Case for 10 Seconds | 260 | °C | | $T_J$ | Junction Temperature Under Bias | 140 | °C | | $\theta_{\sf JA}$ | | OIC 65.8<br>SOP 110.7 | °C/W | | MSL | Moisture Sensitivity | Level 1 | | | F <sub>R</sub> | Flammability Rating Oxygen Index: 30% – 3 | 35% UL 94 V–0 @ 0.125 in | | | V <sub>ESD</sub> | ESD Withstand Voltage Human Body Model (Not Machine Model (Not Charged Device Model (Not | e 4) > 200 | V | | I <sub>Latchup</sub> | Latchup Performance Above V <sub>CC</sub> and Below GND at 85°C (Not | e 6) ±100 | mA | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. I<sub>OUT</sub> absolute maximum rating must be observed. - The package thermal impedance is calculated in accordance with JESD 51–7. - 3. Tested to EIA/JESD22-A114-A. - 4. Tested to EIA/JESD22-A115-A. - Tested to JESD22-C101-A. - 6. Tested to EIA/JESD78. #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Min | Тур | Max | Unit | |------------------------------------|----------------------------------------------------------------------|-------------------------|-----|-----|-----------------|------| | | Cupply Voltage | 'AC | 2.0 | 5.0 | 6.0 | V | | V <sub>CC</sub> | Supply Voltage | 'ACT | 4.5 | 5.0 | 5.5 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Ref. to GND) | | 0 | _ | V <sub>CC</sub> | V | | | | V <sub>CC</sub> @ 3.0 V | - | 150 | - | | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Note 7) 'AC Devices except Schmitt Inputs | V <sub>CC</sub> @ 4.5 V | - | 40 | - | ns/V | | | The Bevious except estimating and | V <sub>CC</sub> @ 5.5 V | - | 25 | - | | | | Input Rise and Fall Time (Note 8) | V <sub>CC</sub> @ 4.5 V | - | 10 | - | 20/1 | | t <sub>r</sub> , t <sub>f</sub> | 'ACT Devices except Schmitt Inputs | V <sub>CC</sub> @ 5.5 V | - | 8.0 | - | ns/V | | T <sub>A</sub> | Operating Ambient Temperature Range | -40 | 25 | 85 | °C | | | I <sub>OH</sub> | Output Current – High | - | _ | -24 | mA | | | l <sub>OL</sub> | Output Current – Low | | - | _ | 24 | mA | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. <sup>7.</sup> V<sub>in</sub> from 30% to 70% V<sub>CC</sub>; see individual Data Sheets for devices that differ from the typical input rise and fall times. 8. V<sub>in</sub> from 0.8 V to 2.0 V; see individual Data Sheets for devices that differ from the typical input rise and fall times. 74AC - DC CHARACTERISTICS | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = + | +25°C | T <sub>A</sub> = -40°C to +85°C | Unit | Conditions | |--------------------------------------|--------------------------------------|-------------------|-------------------------|----------------------|---------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------| | • | | (V) | Тур | Guaranteed Limits | | | | | V <sub>IH</sub> | Minimum High Level Input<br>Voltage | 3.0<br>4.5<br>5.5 | 1.50<br>2.25<br>2.75 | 2.10<br>3.15<br>3.85 | 2.10<br>3.15<br>3.85 | V<br>V | V <sub>OUT</sub> = 0.1 V<br>or<br>V <sub>CC</sub> - 0.1 V | | $V_{IL}$ | Maximum Low Level Input<br>Voltage | 3.0<br>4.5<br>5.5 | 1.50<br>2.25<br>2.75 | 0.90<br>1.35<br>1.65 | 0.90<br>1.35<br>1.65 | V<br>V | V <sub>OUT</sub> = 0.1 V<br>or<br>V <sub>CC</sub> - 0.1 V | | V <sub>OH</sub> | Minimum High Level Output<br>Voltage | 3.0<br>4.5<br>5.5 | 2.99<br>4.49<br>5.49 | 2.9<br>4.4<br>5.4 | 2.9<br>4.4<br>5.4 | V<br>V | I <sub>OUT</sub> = -50 μA | | | | 3.0<br>4.5<br>5.5 | - | 2.56<br>3.86<br>4.86 | 2.46<br>3.76<br>4.76 | V<br>V | *V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> -12 mA<br>I <sub>OH</sub> -24 mA<br>-24 mA | | V <sub>OL</sub> | Maximum Low Level Output<br>Voltage | 3.0<br>4.5<br>5.5 | 0.002<br>0.001<br>0.001 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V<br>V<br>V | Ι <sub>ΟUT</sub> = 50 μΑ | | | | 3.0<br>4.5<br>5.5 | - | 0.36<br>0.36<br>0.36 | 0.44<br>0.44<br>0.44 | V<br>V | $\begin{tabular}{ll} $^*V_{IN} = V_{IL} \mbox{ or } V_{IH} & -12 \mbox{ mA} \\ I_{OH} & -24 \mbox{ mA} \\ & -24 \mbox{ mA} \end{tabular}$ | | I <sub>IN</sub> | Maximum Input Leakage Current | 5.5 | _ | ±0.1 | ±1.0 | μΑ | $V_I = V_{CC}$ , GND | | I <sub>OLD</sub><br>I <sub>OHD</sub> | Maximum Input Leakage Current | 5.5<br>5.5 | - | _ | 75<br>–75 | mA<br>mA | V <sub>OLD</sub> = 1.65 V Max<br>V <sub>OHD</sub> = 3.85 V Min | | I <sub>CC</sub> | Maximum Quiescent Supply Current | 5.5 | _ | 8.0 | 80 | μΑ | $V_{IN} = V_{CC}$ or GND | \*All outputs loaded; thresholds on input associated with output under test. †Maximum test duration 2.0 ms, one output loaded at a time. NOTE: I<sub>IN</sub> and I<sub>CC</sub> @ 3.0 V are guaranteed to be less than or equal to the respective limit @ 5.5 V V<sub>CC</sub>. **74AC - AC CHARACTERISTICS** For Figures and Waveforms, See Figures 4, 5, and 6. | Symbol | Parameter | | V <sub>CC</sub> * | T <sub>A</sub> = + | 25°C C <sub>L</sub> = | 50 pF | T <sub>A</sub> = -40°C<br>C <sub>L</sub> = | | Unit | |------------------|-------------------------|----------------------|-------------------|--------------------|-----------------------|--------------|--------------------------------------------|--------------|------| | | | | (V) | Min | Тур | Max | Min | Max | | | f <sub>max</sub> | Maximum Clock Frequency | | 3.3<br>5.0 | 90<br>140 | - | - | 75<br>125 | - | MHz | | t <sub>PLH</sub> | Propagation Delay ( | CP to Q <sub>n</sub> | 3.3<br>5.0 | 3.0<br>2.0 | - | 13.0<br>9.0 | 1.5<br>1.5 | 14.0<br>10.0 | ns | | t <sub>PHL</sub> | Propagation Delay ( | CP to Q <sub>n</sub> | 3.3<br>5.0 | 3.5<br>2.5 | - | 13.0<br>10.0 | 2.0<br>1.5 | 14.5<br>11.0 | ns | <sup>\*</sup> Voltage Range 3.3 V is 3.3 V $\pm 0.3$ V; Voltage Range 5.0 V is 5.0 V $\pm 0.5$ V. # 74AC - AC OPERATING REQUIREMENTS | Compleal | Danamatan | | v <sub>cc*</sub> | T <sub>A</sub> = | +25°C C <sub>L</sub> = 50 pF | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | I I m i t | |----------------|-------------------------|----------------------|------------------|------------------|------------------------------|----------------------------------------|-----------| | Symbol | Parameter | | (V) | Тур | Guarantee | d Minimum | Unit | | t <sub>s</sub> | Setup Time, HIGH or LOW | D <sub>n</sub> to CP | 3.3<br>5.0 | - | 5.5<br>4.07 | 6.0<br>4.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW | D <sub>n</sub> to CP | 3.3<br>5.0 | - | 0<br>1.0 | 0<br>1.0 | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW | CE to CP | 3.3<br>5.0 | - | 6.0<br>4.0 | 7.5<br>4.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW | CE to CP | 3.3<br>5.0 | - | 0<br>1.0 | 0<br>1.0 | ns | | t <sub>w</sub> | CP Pulse Width | HIGH or LOW | 3.3<br>5.0 | - | 5.5<br>4.0 | 6.0<br>4.5 | ns | <sup>\*</sup> Voltage Range 3.3 V is 3.3 V $\pm$ 0.3 V; Voltage Range 5.0 V is 5.0 V $\pm$ 0.5 V. # 74ACT - DC CHARACTERISTICS | Symbol | Parameter | V <sub>CC</sub> | $T_A = +25^{\circ}C$ $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ Typ Guaranteed Limits | | | Unit | Conditions | |--------------------------------------|---------------------------------------|-----------------|------------------------------------------------------------------------------------------|--------------|--------------|------|-------------------------------------------------------------------------------| | | | (V) | | | | | | | V <sub>IH</sub> | Minimum High Level Input Voltage | 4.5<br>5.5 | 1.5<br>1.5 | 2.0<br>2.0 | 2.0<br>2.0 | V | V <sub>OUT</sub> = 0.1 V<br>or<br>V <sub>CC</sub> - 0.1 V | | V <sub>IL</sub> | Maximum Low Level Input Voltage | 4.5<br>5.5 | 1.5<br>1.5 | 0.8<br>0.8 | 0.8<br>0.8 | ٧ | V <sub>OUT</sub> = 0.1 V<br>or<br>V <sub>CC</sub> - 0.1 V | | V <sub>OH</sub> | Minimum High Level Output<br>Voltage | 4.5<br>5.5 | 4.49<br>5.49 | 4.4<br>5.4 | 4.4<br>5.4 | V | I <sub>OUT</sub> = -50 μA | | | | 4.5<br>5.5 | _ | 3.86<br>4.86 | 3.76<br>4.76 | V | $^{*}V_{IN} = V_{IL} \text{ or } V_{IH} -24 \text{ mA}$ $^{-}$ | | V <sub>OL</sub> | Maximum Low Level Output<br>Voltage | 4.5<br>5.5 | 0.001<br>0.001 | 0.1<br>0.1 | 0.1<br>0.1 | V | Ι <sub>ΟUT</sub> = 50 μΑ | | | | 4.5<br>5.5 | - | 0.36<br>0.36 | 0.44<br>0.44 | V | $^*$ V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> $-24$ mA $^-$ 24 mA | | I <sub>IN</sub> | Maximum Input Leakage Current | 5.5 | _ | ±0.1 | ±1.0 | μΑ | $V_I = V_{CC}$ , GND | | $\Delta I_{CCT}$ | Additional Max I <sub>CC</sub> /Input | 5.5 | 0.6 | _ | 1.5 | mA | $V_{I} = V_{CC} - 2.1 \text{ V}$ | | I <sub>OLD</sub><br>I <sub>OHD</sub> | †Minimum Dynamic Output Current | 5.5 | - | - | 75<br>-75 | mA | V <sub>OLD</sub> = 1.65 V Max<br>V <sub>OHD</sub> = 3.85 V Min | | I <sub>CC</sub> | Maximum Quiescent Supply Current | 5.5 | _ | 8.0 | 80 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND | <sup>\*</sup>All outputs loaded; thresholds on input associated with output under test. †Maximum test duration 2.0 ms, one output loaded at a time. # **74ACT – AC CHARACTERISTICS** For Figures and Waveforms — See Figures 4, 5, and 6. | Symbol | Parameter | | V <sub>CC</sub> * | T <sub>A</sub> = +3 | 25°C C <sub>L</sub> = | 50 pF | T <sub>A</sub> = -40°C<br>C <sub>L</sub> = 5 | | Unit | |------------------|-------------------------|----------------------|-------------------|---------------------|-----------------------|-------|----------------------------------------------|-----|------| | | | | (V) | Min | Тур | Max | Min | Max | | | f <sub>max</sub> | Maximum Clock Frequency | | 5.0 | 140 | - | - | 125 | _ | MHz | | t <sub>PLH</sub> | Propagation Delay | CP to Q <sub>n</sub> | 5.0 | 3.0 | - | 9.0 | 2.5 | 10 | ns | | t <sub>PHL</sub> | Propagation Delay | CP to Q <sub>n</sub> | 5.0 | 3.5 | - | 10 | 2.5 | 11 | ns | <sup>\*</sup>Voltage Range 5.0 V is 5.0 V ±0.5 V. # 74ACT - AC OPERATING REQUIREMENTS | Symbol | Parameter V | | T <sub>A</sub> = +25°C C <sub>L</sub> = 50 pF | | $T_A = -40$ °C to +85°C<br>$C_L = 50$ pF | Unit | |----------------|----------------------------------------------|-----|-----------------------------------------------|-----------|------------------------------------------|------| | | | (V) | Тур | Guarantee | | | | t <sub>s</sub> | Setup Time, HIGH or LOW D <sub>n</sub> to CP | 5.0 | _ | 4.5 | 5.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW D <sub>n</sub> to CP | 5.0 | _ | 1.0 | 1.0 | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW | 5.0 | _ | 4.5 | 5.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW | 5.0 | - | 1.0 | 1.0 | ns | | t <sub>w</sub> | CP Pulse Width HIGH or LOW | 5.0 | _ | 4.0 | 4.5 | ns | <sup>\*</sup>Voltage Range 5.0 V is 5.0 V ±0.5 V. # **CAPACITANCE** | Symbol | Parameter | Value Typ | Unit | Test Conditions | |-----------------|-------------------------------|-----------|------|-------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = 5.0 V | | C <sub>PD</sub> | Power Dissipation Capacitance | 90 | pF | V <sub>CC</sub> = 5.0 V | # **SWITCHING WAVEFORMS** Figure 4. Figure 5. Figure 6. <sup>\*</sup>Includes all probe and jig capacitance Figure 7. Test Circuit #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-----------------|-----------------------|-----------------------| | MC74AC377DWG | SOIC-20<br>(Pb-Free) | 38 Units / Rail | | MC74AC377DWR2G | SOIC-20<br>(Pb-Free) | 1000 / Tape & Reel | | MC74ACT377DWG | SOIC-20<br>(Pb-Free) | 38 Units / Rail | | MC74ACT377DWR2G | SOIC-20<br>(Pb-Free) | 1000 / Tape & Reel | | MC74AC377DTG | TSSOP-20<br>(Pb-Free) | 75 Units / Rail | | MC74AC377DTR2G | TSSOP-20<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # **MARKING DIAGRAMS** SOIC-20 WB CASE 751D-05 **ISSUE H** **DATE 22 APR 2015** - DIMENSIONS ARE IN MILLIMETERS. INTERPRET DIMENSIONS AND TOLERANCES. - PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD - PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL | | MILLIMETERS | | | | |-----|-------------|-------|--|--| | DIM | MIN | MAX | | | | Α | 2.35 | 2.65 | | | | A1 | 0.10 | 0.25 | | | | b | 0.35 | 0.49 | | | | С | 0.23 | 0.32 | | | | D | 12.65 | 12.95 | | | | E | 7.40 | 7.60 | | | | е | 1.27 BSC | | | | | Н | 10.05 | 10.55 | | | | h | 0.25 | 0.75 | | | | L | 0.50 | 0.90 | | | | A | 0 ° | 7 ° | | | #### RECOMMENDED **SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS # **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot ΥY = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42343B | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-20 WB | | PAGE 1 OF 1 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # TSSOP-20 WB CASE 948E ISSUE D **DATE 17 FEB 2016** - 7.06 #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K - (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE - DETERMINED AT DATUM PLANE -W- | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 BSC | | 0.026 BSC | | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 BSC | | | М | ٥° | gο | ٥° | gο | #### **GENERIC SOLDERING FOOTPRINT MARKING DIAGRAM\*** = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98ASH70169A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | TSSOP-20 WB | | PAGE 1 OF 1 | DIMENSIONS: MILLIMETERS 0.65 ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. 0.36 16X 1.26 onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative