### SDIO, UART, AND AUDIO VOLTAGE-TRANSLATION TRANSCEIVER Check for Samples: TWL1200 ### **FEATURES** - Level Translator - V<sub>CCA</sub> and V<sub>CCB</sub> Range of 1.1 V to 3.6 V - Seamlessly Bridges 1.8-V/2.6-V Digital-Switching Compatibility Gap Between 2.6-V processors and Tl's Wi-Link (WL1271 and WL1273) YFF PACKAGE (TOP VIEW) - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2500-V Human-Body Model (A114-B) - 250-V Machine Model (A115-A) - 1500-V Charged-Device Model (C101) ZQC PACKAGE (TOP VIEW) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|------------|----|----|----|----|----|------------| | Α | $\bigcirc$ | () | () | () | () | () | $\bigcirc$ | | В | () | () | () | () | () | () | $\bigcirc$ | | С | () | () | | () | () | () | () | | D | () | () | () | () | () | () | () | | Ε | () | () | () | () | () | () | () | | F | () | () | () | () | () | () | $\bigcirc$ | | G | $\bigcirc$ | () | () | () | () | () | $\bigcirc$ | | | | | | | | | | ### **BGA PACKAGE TERMINAL ASSIGNMENTS** | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|----------------|----------------|----------------|------------------|------------------|----------------|----------------| | Α | SDIO_CLK(A) | SDIO_CMD(A) | AUDIO_CLK(A) | AUD_DIR | AUDIO_CLK(B) | SDIO_CMD(B) | SDIO_CLK(B) | | В | SDIO_DATA3(A) | SDIO_DATA0(A) | AUDIO_F-SYN(A) | ŌĒ | AUDIO_F-SYN(B) | SDIO_DATA0(B) | SDIO_DATA3(B) | | С | SDIO_DATA2(A) | SDIO_DATA1(A) | | V <sub>CCA</sub> | V <sub>CCB</sub> | SDIO_DATA1(B) | SDIO_DATA2(B) | | D | WLAN_EN(A) | WLAN_IRQ(A) | GND | V <sub>CCA</sub> | V <sub>CCB</sub> | WLAN_EN(B) | WLAN_IRQ(B) | | E | CLK_REQ(A) | BT_EN(A) | GND | GND | GND | BT_EN(B) | CLK_REQ(B) | | F | BT_UART_CTS(A) | BT_UART_RTS(A) | AUDIO_IN(A) | SLOW_CLK(B) | AUDIO_IN(B) | BT_UART_RTS(B) | BT_UART_CTS(B) | | G | BT_UART_RX(A) | BT_UART_TX(A) | AUDIO_OUT(A) | SLOW_CLK(A) | AUDIO_OUT(B) | BT_UART_TX(B) | BT_UART_RX(B) | ### WCS PACKAGE TERMINAL ASSIGNMENTS | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|----------------|----------------|-------------------|------------------|------------------|----------------|----------------| | Α | SDIO_CLK(A) | SDIO_CMD(A) | AUDIO_CLK(A) | AUD_DIR | AUDIO_CLK(B) | SDIO_CMD(B) | SDIO_CLK(B) | | В | SDIO_DATA3(A) | SDIO_DATA0(A) | AUDIO_F-SYN(A) | ŌĒ | AUDIO_F-SYN(B) | SDIO_DATA0(B) | SDIO_DATA3(B) | | С | SDIO_DATA2(A) | SDIO_DATA1(A) | NC <sup>(1)</sup> | V <sub>CCA</sub> | V <sub>CCB</sub> | SDIO_DATA1(B) | SDIO_DATA2(B) | | D | WLAN_EN(A) | WLAN_IRQ(A) | GND | V <sub>CCA</sub> | V <sub>CCB</sub> | WLAN_EN(B) | WLAN_IRQ(B) | | E | CLK_REQ(A) | BT_EN(A) | GND | GND | GND | BT_EN(B) | CLK_REQ(B) | | F | BT_UART_CTS(A) | BT_UART_RTS(A) | AUDIO_IN(A) | SLOW_CLK(B) | AUDIO_IN(B) | BT_UART_RTS(B) | BT_UART_CTS(B) | | G | BT_UART_RX(A) | BT_UART_TX(A) | AUDIO_OUT(A) | SLOW_CLK(A) | AUDIO_OUT(B) | BT_UART_TX(B) | BT_UART_RX(B) | (1) NC - No internal connection Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ### **DESCRIPTION/ORDERING INFORMATION** The TWL1200 is an 19-bit voltage translator specifically designed to seamlessly bridge the 1.8-V/2.6-V digital-switching compatibility gap between 2.6-V baseband and the TI Wi-Link-6 (WL1271/3). It is optimized for SDIO, UART, and audio functions. The TWL1200 has two supply-voltage pins, $V_{CCA}$ and $V_{CCB}$ , that can be operated over the full range of 1.1 V to 3.6 V. The TWL1200 enables system designers to easily interface applications processors or digital basebands to peripherals operating at a different I/O voltage levels, such as the TI Wi-Link-6 (WL1271/3) or other SDIO/memory cards. The TWL1200 is offered in both 48-ball 0.5-mm ball grid array (BGA) and 49-bump 0.4-mm wafer chip scale package (WCSP) packages. Low static power consumption and small package size make the TWL1200 an ideal choice for mobile-phone applications. ### ORDERING INFORMATION(1) | T <sub>A</sub> | PACKAGE <sup>(2)</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE MARKING | |----------------|---------------------------------------|---------------|--------------------------|------------------| | 40°C to 95°C | BGA MicroStar Junior™ – ZQC (Pb-free) | Tape and reel | TWL1200ZQCR | YW200 | | –40°C to 85°C | WCSP ™ – YFF (Pb-free) | Tape and reel | TWL1200YFFR | YW200 | - (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. - (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. ### **TERMINAL FUNCTIONS** | | TER | MINAL | | ERMINAL FUNCTIONS | |--------------------|--------------------|------------------|-------|------------------------------------------------------------------------------------------------------| | ZQC<br>BALL<br>NO. | YFF<br>BUMP<br>NO. | NAME | TYPE | DESCRIPTION | | C4, D4 | C4, D4 | V <sub>CCA</sub> | Power | A-side supply voltage (1.1 V to 3.6 V) | | B2 | B2 | SDIO_DATA0(A) | I/O | Data bit 1 connected to baseband SDIO controller | | C2 | C2 | SDIO_DATA1(A) | I/O | Data bit 2 connected to baseband SDIO controller | | C1 | C1 | SDIO_DATA2(A) | I/O | Data bit 3 connected to baseband SDIO controller | | B1 | B1 | SDIO_DATA3(A) | I/O | Data bit 4 connected to baseband SDIO controller | | A2 | A2 | SDIO_CMD(A) | I/O | Command bit connected to baseband SDIO controller. Referenced to V <sub>CCA</sub> . | | A6 | A6 | SDIO_CMD(B) | I/O | Command bit connected to SD/SDIO peripheral. Includes a 15-k $\Omega$ pullup resistor to $V_{CCB}$ . | | D3, E3,<br>E4, E5 | D3, E3,<br>E4, E5 | GND | | Ground | | В6 | В6 | SDIO_DATA0(B) | I/O | Data bit 1 connected to SD/SDIO peripheral | | C6 | C6 | SDIO_DATA1(B) | I/O | Data bit 2 connected to SD/SDIO peripheral | | C7 | C7 | SDIO_DATA2(B) | I/O | Data bit 3 connected to SD/SDIO peripheral | | В7 | В7 | SDIO_DATA3(B) | I/O | Data bit 4 connected to SD/SDIO peripheral | | A1 | A1 | SDIO_CLK(A) | I | Clock signal connected to baseband SDIO controller. Referenced to V <sub>CCA</sub> . | | A7 | A7 | SDIO_CLK(B) | 0 | Clock signal connected to SD/SDIO peripheral. Referenced to $V_{\text{CCB}}$ ; drive strength = 8 mA | | C5, D5 | C5, D5 | V <sub>CCB</sub> | Pwr | B-side supply voltage (1.1 V to 3.6 V) | | C3 | C3 | - | - | No ball (for ZQC) and No-Connect (for YFF) | | B4 | B4 | ŌĒ | I | Output enable (active low) | | A4 | A4 | AUD_DIR | I | Direction control signal for AUDIO_CLK and AUDIO_F-SYNC signals | | G3 | G3 | AUDIO_OUT(A) | 0 | Connected to baseband audio subsystem; drive strength = 4 mA | | G5 | G5 | AUDIO_OUT(B) | I | Connected to Wi-Link-6 PCM subsystem | | D1 | D1 | WLAN_EN(A) | I | Connected to baseband SDIO controller | | D6 | D6 | WLAN_EN(B) | 0 | Connected to SD/SDIO peripheral; drive strength = 2 mA | | G2 | G2 | BT_UART_TX(A) | 0 | Connected to baseband UART subsystem; drive strength = 8 mA | | G6 | G6 | BT_UART_TX(B) | I | Connected to BT UART subsystem of Wi-Link-6 | | D2 | D2 | WLAN_IRQ(A) | 0 | Connected to baseband SDIO controller; drive strength = 4 mA | Submit Documentation Feedback Copyright © 2009, Texas Instruments Incorporated ### **TERMINAL FUNCTIONS (continued)** | | TERI | MINAL | | | |--------------------|--------------------|----------------|------|---------------------------------------------------------------------------------| | ZQC<br>BALL<br>NO. | YFF<br>BUMP<br>NO. | NAME | TYPE | DESCRIPTION | | D7 | D7 | WLAN_IRQ(B) | 1 | Connected to SD/SDIO peripheral | | G4 | G4 | SLOW_CLK(A) | 1 | Low frequency 32-kHz clock connected to baseband device | | F4 | F4 | SLOW_CLK(B) | 0 | Low frequency 32-kHz clock connected to Wi-Link-6 device; drive strength = 2 mA | | G1 | G1 | BT_UART_RX(A) | 1 | Connected to baseband UART subsystem | | G7 | G7 | BT_UART_RX(B) | 0 | Connected to BT UART subsystem of Wi-Link-6; drive strength = 8 mA | | E1 | E1 | CLK_REQ(A) | 0 | Connected to baseband SDIO controller; drive strength = 4 mA | | E7 | E7 | CLK_REQ(B) | 1 | Connected to SD/SDIO peripheral | | F1 | F1 | BT_UART_CTS(A) | 1 | Connected to baseband UART subsystem | | F3 | F3 | AUDIO_IN(A) | 1 | Connected to baseband audio subsystem | | F5 | F5 | AUDIO_IN(B) | 0 | Connected to Wi-Link-6 PCM subsystem; drive strength = 4 mA | | А3 | A3 | AUDIO_CLK(A) | I/O | Connected to baseband audio subsystem; drive strength = 4 mA | | A5 | A5 | AUDIO_CLK(B) | I/O | Connected to Wi-Link-6 PCM subsystem; drive strength = 4 mA | | E2 | E2 | BT_EN(A) | 1 | Connected to baseband UART subsystem | | E6 | E6 | BT_EN(B) | 0 | Connected to BT UART subsystem of Wi-Link-6; drive strength = 2 mA | | F7 | F7 | BT_UART CTS(B) | 0 | Connected to BT UART subsystem of Wi-Link-6; drive strength = 4 mA | | F2 | F2 | BT_UART RTS(A) | 0 | Connected to baseband UART subsystem; drive strength = 4 mA | | F6 | F6 | BT_UART RTS(B) | 1 | Connected to BT UART subsystem of Wi-Link-6 | | В3 | В3 | AUDIO_F-SYN(A) | I/O | Connected to baseband audio subsystem; drive strength = 4 mA | | B5 | B5 | AUDIO_F-SYN(B) | I/O | Connected to Wi-Link-6 PCM subsystem; drive strength = 4 mA | **Table 1. FUNCTION TABLE** | CONTRO | L INPUTS | OPERATION | |------------|----------|---------------------------------------------------------------------| | OE AUD_DIR | | | | Н | Х | All outputs are Hi-Z | | L | Н | AUDIO_CLK(A) to AUDIO_CLK(B) and AUDIO_F-SYNC(A) to AUDIO_F-SYNC(B) | | L | L | AUDIO_CLK(B) to AUDIO_CLK(A) and AUDIO_F-SYNC(B) to AUDIO_F-SYNC(A) | Product Folder Link(s): TWL1200 ### **LOGIC DIAGRAM** - A. R<sub>1</sub> and R<sub>2</sub> resistor values are determined based upon the logic level applied to the A port or B port as follows: - $R_1$ and $R_2$ = 25 k $\Omega$ when a logic level low is applied to the A port or B port. - $R_1$ and $R_2$ = 4 k $\Omega$ when a logic level high is applied to the A port or B port. - $R_1$ and $R_2$ = 70 $k\Omega$ when the port is deselected (or in High-Z or 3-state). - B. $\overline{OE}$ controls all output buffers. When $\overline{OE}$ = high, all outputs are Hi-Z. #### TYPICAL APPLICATION BLOCK DIAGRAM - A. AUD\_DIR must be biased to determine audio direction (see Function Table for properly establishing the bias). - B. $\overline{OE}$ is an active-low pin that must be grounded to 0 V to enable operation of the TWL1200 device. ### ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|------|------| | $V_{CCA}$ | Supply voltage range | | -0.5 | 4.6 | V | | $V_{CCB}$ | Supply voltage range | | -0.5 | 4.6 | V | | | | I/O ports (A port) | -0.5 | 4.6 | | | $V_{I}$ | Input voltage range | I/O ports (B port) | -0.5 | 4.6 | V | | | | Control inputs | -0.5 | 4.6 | | | V | Voltage range applied to any output in the high-impedance or power-off | A port | -0.5 | 4.6 | V | | Vo | state (Ž) | B port | -0.5 | 4.6 | | | V | Vallana and Sallana Sallan | A port | -0.5 | 4.6 | V | | Vo | Voltage range applied to any output in the high or low state (2) | B port | -0.5 | 4.6 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CCA</sub> , V <sub>CCB</sub> , or GND | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature range | -65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating" conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. ### THERMAL IMPEDANCE RATINGS | | | | UNIT | |---------------|------------------------------------------|-------------------|------| | ۵ | Package thermal impedance <sup>(1)</sup> | ZQC package 171.6 | °C/W | | $\theta_{JA}$ | Fackage thermal impedance ( | YFF package 75 | | (1) The package thermal impedance is calculated in accordance with JESD 51-7. ### RECOMMENDED OPERATING CONDITIONS(1) | | | | V <sub>CCI</sub> | V <sub>cco</sub> | MIN | MAX | UNIT | |------------------|----------------------------------|----------------------------------|------------------|------------------|-------------------------|-------------------------|------| | V <sub>CCA</sub> | Supply voltage | | | | 1.1 | 3.6 | V | | V <sub>CCB</sub> | Supply voltage | | | | 1.1 | 3.6 | V | | ., | High level input valtage | Buffer type | 4.4.)//- 0.0.)/ | 4.4.7/1- 0.0.7/ | V <sub>CCI</sub> × 0.65 | 3.6 | | | $V_{IH}$ | High-level input voltage | OE and AUD_DIR | 1.1 V to 3.6 V | 1.1 V to 3.6 V | V <sub>CCA</sub> × 0.65 | 3.6 | V | | V <sub>IH</sub> | High-level input voltage | Switch type | 1.1 V to 3.6 V | 1.1 V to 3.6 V | V <sub>CCI</sub> - 0.2 | V <sub>CCI</sub> | V | | $V_{IL}$ | Low-level input voltage | Buffer type and<br>Control Logic | 1.1 V to 3.6 V | 1.1 V to 3.6 V | 0 | V <sub>CCI</sub> × 0.35 | V | | | | OE and AUD_DIR | | | 0 | $V_{CCA} \times 0.35$ | | | $V_{IL}$ (2) | Low-level input voltage | Switch type | 1.1 V to 3.6 V | 1.1 V to 3.6 V | 0 | 0.15 | V | | VI | Input voltage | | | | 0 | 3.6 | V | | V | Output voltage | Active state | | | 0 | $V_{CCO}$ | V | | V <sub>O</sub> | | 3-state | | | 0 | 3.6 | | | | , | | | 1.1 V to 1.3 V | | -0.5 | mA | | | | High-level output current | | 1.4 V to 1.6 V | | -1 | | | $I_{OH}$ | High-level output current | | | 1.65 V to 1.95 V | | -2 | | | | | | | 2.3 V to 2.7 V | | -4 | | | | | | | 3 V to 3.6 V | | -8 | | | | | | | 1.1 V to 1.3 V | | 0.5 | | | | | | | 1.4 V to 1.6 V | | 1 | | | $I_{OL}$ | Low-level output current | | | 1.65 V to 1.95 V | | 2 | mA | | | | | | 2.3 V to 2.7 V | | 4 | | | | | | | 3 V to 3.6 V | | 8 | | | Δt/Δν | Input transition rise or fall ra | ate | | | | 5 | ns/V | | T <sub>A</sub> | Operating free-air temperat | ure | | | -40 | 85 | °C | All unused data inputs of the device must be held at $V_{CCI}$ or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. Note, the max $V_{IL}$ value is provided to ensure that a valid $V_{OL}$ is maintained. The $V_{OL}$ value is the $V_{IL}$ + the voltage-drop across the pass-gate transistor. (1) Product Folder Link(s): TWL1200 ### **ELECTRICAL CHARACTERISTICS** over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP <sup>(1)</sup> MAX | UNIT | | |-----------------|-----------------------------------------------|---------------------------------------------|------------------|------------------|------------------------|------------------------|------|--| | | A port | $I_{OH} = -100 \mu A$ | 1.1 V to 3.6 V | 1.1 V to 3.6 V | $V_{\rm CCO}-0.2$ | | | | | | (Buffer-type output, | L = -8 mΔ | 1.65 V | 1.65 V | 1.2 | | | | | 1 | 8-mA drive) | $I_{OH} = -8 \text{ mA}$ | 2.5 V | 2.5 V | 1.97 | | V | | | √он | A port | $I_{OH} = -100 \mu A$ | 1.1 V to 3.6 V | 1.1 V to 3.6 V | $V_{\text{CCO}} - 0.2$ | | v | | | | (Buffer-type output, | In a d mA | 1.65 V | 1.65 V | 1.2 | | | | | | 4-mA drive) | $I_{OH} = -4 \text{ mA}$ | 2.5 V | 2.5 V | 1.97 | | | | | | A port | | 1.65 V | 1.65 V | 1.5 | | J ., | | | V <sub>OH</sub> | (Switch-type outputs) | $I_{OH} = -20 \mu A$ | 2.5 V | 2.5 V | 2.3 | | V | | | | A port | I <sub>OL</sub> = 100 μA | 1.1 V to 3.6 V | 1.1 V to 3.6 V | | 0.2 | | | | | (Buffer-type output, | I 0 m A | 1.65 V | 1.65 V | | 0.45 | | | | ., | 8-mA drive) | $I_{OL} = 8 \text{ mA}$ | 2.5 V | 2.5 V | | 0.55 | ., | | | V <sub>OL</sub> | A port | I <sub>OL</sub> = 100 μA | 1.1 V to 3.6 V | 1.1 V to 3.6 V | | 0.2 | V | | | | (Buffer-type output, | 1 4 5 4 | 1.65 V | 1.65 V | | 0.45 | | | | | 4-mA drive) | $I_{OL} = 4 \text{ mA}$ | 2.5 V | 2.5 V | | 0.55 | | | | V <sub>OL</sub> | A port | $I_{OL} = 220 \mu A, V_{IN} = 0.15 V$ | 1.65 V | 1.65 V | | 0.45 | | | | | (Switch-type outputs) | $I_{OL} = 300 \ \mu A, \ V_{IN} = 0.15 \ V$ | 2.5 V | 2.5 V | | 0.55 | V | | | | B port | I <sub>OH</sub> = -100 μA | 1.1 V to 3.6 V | 1.1 V to 3.6 V | V <sub>CC0</sub> - 0.2 | | | | | | B port<br>(Buffer-type output, | | 1.65 V | 1.65 V | 1.2 | | | | | | 8-mA drive) | $I_{OH} = -8 \text{ mA}$ | 2.5 V | 2.5 V | 1.97 | | | | | | B port<br>(Buffer-type output,<br>4-mA drive) | I <sub>OH</sub> = -100 μA | 1.1 V to 3.6 V | 1.1 V to 3.6 V | V <sub>CC0</sub> - 0.2 | | | | | | | I <sub>OH</sub> = -4 mA | 1.65 V | 1.65 V | 1.2 | | V | | | / <sub>OH</sub> | | | 2.5 V | 2.5 V | 1.97 | | | | | OII | B port | $I_{OH} = -100 \ \mu A$ | 1.1 V to 3.6 V | 1.1 V to 3.6 V | $V_{CC0} - 0.2$ | | | | | | (Buffer-type output, | I <sub>OH</sub> = -2 mA | 1.65 V | 1.65 V | 1.2 | | i i | | | | 2-mA drive) | | 2.5 V | 2.5 V | 1.97 | | | | | | B port | | 1.65 V | 1.65 V | 1.5 | | | | | | (Switch-type outputs) | $I_{OH} = -20 \mu A$ | 2.5 V | 2.5 V | 2.3 | | | | | | B port | I <sub>OL</sub> = 100 μA | 1.1 V to 3.6 V | 1.1 V to 3.6 V | | 0.2 | | | | | (Buffer-type output, | I 0 m 4 | 1.65 V | 1.65 V | | 0.45 | | | | | 8-mA drive) | $I_{OL} = 8 \text{ mA}$ | 2.5 V | 2.5 V | | 0.55 | | | | | B port | I <sub>OL</sub> = 100 μA | 1.1 V to 3.6 V | 1.1 V to 3.6 V | | 0.2 | | | | | (Buffer-type output, | 1 4 50 | 1.65 V | 1.65 V | | 0.45 | | | | √ <sub>OL</sub> | 4-mA drive) | $I_{OL} = 4 \text{ mA}$ | 2.5 V | 2.5 V | | 0.55 | V | | | | B port | $I_{OL} = 100 \mu A$ | 1.1 V to 3.6 V | 1.1 V to 3.6 V | | 0.2 | | | | | (Buffer-type output, | I <sub>OL</sub> = 2 mA | 1.65 V | 1.65 V | | 0.45 | | | | | 2-mA drive) | IOL = 2 IIIA | 2.5 V | 2.5 V | | 0.55 | _ | | | | B port | $I_{OL} = 220 \mu A, V_{IN} = 0.15 V$ | 1.65 V | 1.65 V | | 0.45 | | | | | (Switch-type outputs) | $I_{OL} = 300 \ \mu A, \ V_{IN} = 0.15 \ V$ | 2.5 V | 2.5 V | | 0.55 | | | | ı | | V <sub>I</sub> = V <sub>CCA</sub> or GND | 1.1 V to 3.6 V | 1.1 V to 3.6 V | | ±1 | μA | | | | | Switch-type I/O are open and all | 1.1 V to 3.6 V | 1.1 V to 3.6 V | | 15 | | | | CCA | | other inputs are biased at either | 3.6 V | 0 V | | 14 | μA | | | 00/1 | | V <sub>CC</sub> or GND | 0 V | 3.6 V | | -12 | 1 | | <sup>(1)</sup> All typical values are at $T_A = 25$ °C. over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN TYP <sup>(1)</sup> MAX | UNIT | |--------------------|-----------------------|------------------------------------------|------------------|------------------|----------------------------|------| | | | Switch-type I/O are open and all | 1.1 V to 3.6 V | 1.1 V to 3.6 V | 15 | | | $I_{CCB}$ | | other inputs are biased at either | 3.6 V | 0 V | -12 | μΑ | | | | V <sub>CC</sub> or GND | 0 V | 3.6 V | 14 | | | I <sub>CCA</sub> + | - I <sub>CCB</sub> | $V_I = V_{CCI}$ or GND, $I_O = 0$ | 1.1 V to 3.6 V | 1.1 V to 3.6 V | 30 | μΑ | | C <sub>io</sub> | Auto-Dir (SDIO lines) | V <sub>I</sub> = V <sub>CCI</sub> | | | 5.5 | pF | | | Bi-Dir buffer | V <sub>I</sub> = V <sub>CCX</sub> or GND | | | 4.5 | | | _ | AUD_DIR / OE | $V_I = V_{CCA}$ or GND | | | 4 | "F | | Ci | Buffer | $V_I = V_{CCX}$ or GND | | | 4 | pF | | | 2-mA buffer | V <sub>I</sub> = V <sub>CCX</sub> or GND | | | 5 | | | Co | 4-mA buffer | $V_I = V_{CCX}$ or GND | | | 5 | pF | | | 8-mA buffer | $V_I = V_{CCX}$ or GND | | | 6 | | ### **OUTPUT DRIVE STRENGTH** | 2 mA | 4 mA | 8 mA | |-------------|-----------------|---------------| | WLAN_EN(B) | AUDIO_OUT(A) | SDIO_CLK(B) | | SLOW_CLK(B) | WLAN_IRQ(A) | BT_UART_TX(A) | | BT_EN(B) | CLK_REQ(A) | BT_UART_RX(B) | | | AUDIO_IN(B) | | | | AUDIO_CLK(A) | | | | BT_UART CTS(B) | | | | BT_UART RTS(A) | | | | AUDIO_F-SYNC(A) | | Product Folder Link(s): TWL1200 ### TIMING REQUIREMENTS $V_{CCA} = 2.5 V \pm 0.2 V$ over recommended operating free-air temperature range (unless otherwise noted) | | | , <del>g</del> | | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | UNIT | |----|-------------------------------|----------------|--------------------|--------------------------------------|------| | | | | | MIN MAX | 1 | | | | CDIO CMD | Push-pull driving | 60 | Mbps | | | Data rate | SDIO_CMD | Open-drain driving | 1 | Mbps | | | | SDIO_CLK | Duch null driving | 50 | MHz | | | | SDIO_DATAx | Push-pull driving | 60 | Mbps | | | | SDIO_CMD | Push-pull driving | 17 | ns | | | t <sub>W</sub> Pulse duration | SDIO_CIVID | Open-drain driving | 1 | μs | | ιW | | SDIO_CLK | Push-pull driving | 10 | ns | | | | SDIO_DATAx | Fusii-puii driving | 17 | ns | ### **TIMING REQUIREMENTS** $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ over recommended operating free-air temperature range (unless otherwise noted) | | | | , | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | UNIT | |-----------|-------------------------------|--------------------|------------------------------|--------------------------------------|--------| | | | | | MIN MA | Х | | | | SDIO_CMD | Push-pull driving | ( | 0 Mbps | | Determine | SDIO_CIVID | Open-drain driving | | Mbps<br>1 | | | | Data rate | SDIO_CLK | Duck pull driving | Ę | 0 MHz | | | | SDIO_DATAx | SDIO_DATAx Push-pull driving | | 0 Mbps | | | | SDIO CMD | Push-pull driving | 17 | ns | | | t <sub>W</sub> Pulse duration | SDIO_CIVID | Open-drain driving | 1 | μs | | ıW | | SDIO_CLK | Duck pull driving | 10 | ns | | | | SDIO_DATAx | Push-pull driving | 17 | ns | ## SWITCHING CHARACTERISTICS $V_{CCA} = 2.5 V \pm 0.2 V$ over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | V <sub>CCB</sub> = ± 0.1 | | UNIT | | |--------------------|-----------------|----------------------------|-----------------------------|-----------------------------------------------------|------|------|--| | | (1141 01) | (0011 01) | | MIN | MAX | | | | _ | | | Push-pull driving | | 7 | | | | | SDIO_CMD(A) | SDIO_CMD(B) | Open-drain driving (H-to-L) | 1.1 | 7 | | | | | | | Open-drain driving (L-to-H) | 30 | 510 | | | | | | | Push-pull driving | | 7 | 1 | | | | SDIO_CMD(B) | SDIO_CMD(A) | Open-drain driving (H-to-L) | 1 | 7.5 | | | | | | | Open-drain driving (L-to-H) | 30 | 515 | no | | | t <sub>pd</sub> | SDIO_CLK(A) | SDIO_CLK(B) | Push-pull driving | 1 | 6.5 | ns | | | | SDIO_DATAx(A) | SDIO_DATAx(B) | Duck hull driving | 1 | 7 | | | | | SDIO_DATAx(B) | SDIO_DATAx(A) | Push-pull driving | 1 | 7 | | | | | Buffered input | 2-mA drive strength output | Push-pull driving | 1 | 7.6 | | | | | Buffered input | 4-mA drive strength output | Push-pull driving | 1 | 7 | | | | | Buffered input | 8-mA drive strength output | Push-pull driving | 1 | 6.5 | | | | | | 2-mA drive strength output | Push-pull driving | | 16 | | | | | 05 | 4-mA drive strength output | Push-pull driving | | 19 | ns | | | t <sub>en</sub> | OE | 8-mA drive strength output | Push-pull driving | | 18 | | | | | | Switch-type output | Push-pull driving | | 1 | μs | | | | | 2-mA drive strength output | Push-pull driving | | 17 | | | | | 0- | 4-mA drive strength output | Push-pull driving | | 16.5 | ns | | | t <sub>dis</sub> | OE | 8-mA drive strength output | Push-pull driving | | 16 | † | | | | | Switch-type outputs | Push-pull driving | | 1 | μs | | | | | | Push-pull driving | 1 | 5 | | | | t <sub>rA</sub> | SDIO_0 | CMD(A) rise time | Open-drain driving | 15 | 420 | ns | | | | SDIO_D | ATAx(A) rise time | Push-pull driving | 1 | 4.7 | - | | | | | | Push-pull driving | 1 | 9.7 | | | | | SDIO_0 | CMD(B) rise time | Open-drain driving | 15 | 420 | • | | | t <sub>rB</sub> | SDIO | CLK(B) rise time | | 0.5 | 6 | + 1 | | | | | ATAx(B) rise time | Push-pull driving | 1 | 9.7 | | | | | | | Push-pull driving | 0.7 | 8.3 | | | | t <sub>fA</sub> | SDIO_ | CMD(A) fall time | Open-drain driving | 1.6 | 8.3 | ns | | | 1/4 | SDIO D | DATAx(A) fall time | Push-pull driving | 1 | 8.3 | | | | | | | Push-pull driving | 1 | 9.9 | | | | | SDIO_ | CMD(B) fall time | Open-drain driving | 1.6 | 10.9 | | | | t <sub>fB</sub> | SDIO | CLK(B) fall time | open enem enemg | 0.5 | 5.3 | ns | | | | | DATAx(B) fall time | Push-pull driving | 1 | 9.9 | 1 | | | | | h-A to Ch-B skew | Push-pull driving | <del>- · · · · · · · · · · · · · · · · · · </del> | 0.4 | | | | t <sub>sk(O)</sub> | | h-B to Ch-A skew | Push-pull driving | - | 0.4 | ns | | | *5k(O) | | innel-to-clock skew | Push-pull driving | - | 1.3 | | | | | 32.3 One | | Push-pull driving | _ | 60 | | | | | S | DIO_CMD | Open-drain driving | + | 1 | Mbp | | | Max data rate | | SDIO_CLK | Open-drain driving | _ | 50 | MH | | | - | | DIO_CER<br>DIO_DATAx | Push-pull driving | | 60 | Mbp | | Copyright © 2009, Texas Instruments Incorporated # SWITCHING CHARACTERISTICS $V_{\text{CCA}} = 3.3 \ V \pm 0.3 \ V$ over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | V <sub>CCB</sub> = ± 0.1 | 1.8 V<br>5 V | UNIT | |--------------------|-----------------|----------------------------|-----------------------------|--------------------------|--------------|------| | | (INFOT) | (001701) | | MIN | MAX | | | | | | Push-pull driving | | 7 | | | | SDIO_CMD(A) | SDIO_CMD(B) | Open-drain driving (H-to-L) | 1.1 | 7 | | | | | | Open-drain driving (L-to-H) | 30 | 510 | | | | | | Push-pull driving | | 7 | | | | SDIO_CMD(B) | SDIO_CMD(A) | Open-drain driving (H-to-L) | 1 | 7.5 | | | | | | Open-drain driving (L-to-H) | 30 | 515 | | | t <sub>pd</sub> | SDIO_CLK(A) | SDIO_CLK(B) | Push-pull driving | 1 | 6.5 | ns | | | SDIO_DATAx(A) | SDIO_DATAx(B) | Push-pull driving | 1 | 7 | | | | SDIO_DATAx(B) | SDIO_DATAx(A) | Push-pull driving | 1 | 7 | | | | Buffered input | 2-mA drive strength output | Push-pull driving | 1 | 7.6 | | | | Buffered input | 4-mA drive strength output | Push-pull driving | 1 | 7 | | | | Buffered -nput | 8-mA drive strength output | Push-pull driving | 1 | 6.5 | | | | | 2-mA drive strength output | Push-pull driving | | 16 | | | | 0.5 | 4-mA drive strength output | Push-pull driving | | 19 | ns | | t <sub>en</sub> | OE | 8-mA drive strength output | Push-pull driving | | 19 | • | | | | Switch-type output | Push-pull driving | | 1 | μs | | | | 2-mA drive strength output | Push-pull driving | | 17 | | | | 0.5 | 4-mA drive strength output | Push-pull driving | | 16 | + | | t <sub>dis</sub> | OE | 8-mA drive strength output | Push-pull driving | | 16 | | | | | Switch-type output | Push-pull driving | | 1 | μs | | | 2010 | 2142(4) | Push-pull driving | 1 | 4.25 | | | t <sub>rA</sub> | 2DIO_0 | CMD(A) rise time | Open-drain driving | 15 | 420 | ns | | | SDIO_D | ATAx(A) rise time | Push-pull driving | 1 | 4.25 | | | | 0010 | OMP(D) size (izaz | Push-pull driving | 1 | 9.5 | | | | 2DIO_0 | CMD(B) rise time | Open-drain driving | 15 | 420 | ns | | t <sub>rB</sub> | SDIO_ | CLK(B) rise time | D 1 11 11 11 | 0.5 | 5.9 | | | | SDIO_D | ATAx(B) rise time | Push-pull driving | 1 | 9.6 | | | | 0010 | OMP(A) fall than | Push-pull driving | 0.7 | 8.2 | | | $t_fA$ | SDIO_ | CMD(A) fall time | Open-drain driving | 1.6 | 8.2 | ns | | | SDIO_0 | OATAx(A) fall time | Push-pull driving | 1 | 8.2 | | | | 0010 | OMB(B) ( III ii | Push-pull driving | 1 | 9.2 | | | | SDIO_ | CMD(B) fall time | Open-drain driving | 1.6 | 10.8 | | | t <sub>fB</sub> | SDIO_ | CLK(B) fall time | D 1 11 11 11 | 0.5 | 5.2 | ns | | | SDIO_0 | ATAx(B) fall time | Push-pull driving | 1 | 9.8 | † | | | | h-A to Ch-B skew | Push-pull driving | | 0.4 | | | t <sub>sk(O)</sub> | SDIO C | h-B to Ch-A skew | Push-pull driving | | 0.4 | ns | | , , | SDIO Cha | annel-to-Clock skew | Push-pull driving | | 1.3 | | | | | ADIO OMB | Push-pull driving | | 60 | | | | S | SDIO_CMD | Open-drain driving | | 1 | Mbps | | Max data rate | ( | SDIO_CLK | | | 50 | MHz | | | SI | DIO_DATAx | Push-pull driving | | 60 | Mbps | ### **OPERATING CHARACTERISTICS** $T_{\rm A} = 25^{\circ}{\rm C}$ | | PARAMETE | R | TEST CONDITIONS | V <sub>CCA</sub> = V <sub>CCB</sub><br>= 1.8 V | V <sub>CCA</sub> = V <sub>CCB</sub><br>= 2.5 V | UNIT | |---------------|-----------------------------|-----------------------------|--------------------------------------------------------|------------------------------------------------|------------------------------------------------|------| | | Enabled | C <sub>pd</sub> input side | | 18.3 | 20.3 | | | DATAy and CMD | Enabled | C <sub>pd</sub> output side | $C_L = 0,$<br>f = 10 MHz, | 18.25 | 19.52 | | | DATAx and CMD | Disabled | C <sub>pd</sub> input side | $t_r = t_0 \text{ MHZ},$<br>$t_r = t_f = 1 \text{ ns}$ | 0.8 | 0.8 | pF | | | Disabled | C <sub>pd</sub> output side | | 0.1 | 0.1 | | | | Enabled | C <sub>pd</sub> input side | | 0.6 | 0.9 | | | Clock | Enabled | C <sub>pd</sub> output side | $C_L = 0$ , | 8.8 | 10.1 | ~F | | Clock | Disabled | C <sub>pd</sub> input side | f = 10 MHz,<br>$t_r = t_f = 1 \text{ ns}$ | 0.1 | 0.1 | pF | | | Disabled | C <sub>pd</sub> output side | | 0.1 | 0.1 | | | | Cashiad | C <sub>pd</sub> input side | | 0.6 | 1.0 | | | O A hff | Enabled | C <sub>pd</sub> output side | $C_L = 0$ , | 7.1 | 7.9 | pF | | 2-mA buffer | Disabled | C <sub>pd</sub> input side | f = 10 MHz,<br>$t_r = t_f = 1 \text{ ns}$ | 0.1 | 0.1 | | | | Disabled | C <sub>pd</sub> output side | | 0.1 | 0.1 | | | | Enabled | C <sub>pd</sub> input side | | 0.6 | 1.0 | pF | | A A b W - n | Enabled | C <sub>pd</sub> output side | $C_L = 0$ , | 7.6 | 8.6 | | | 4-mA buffer | Dischile d | C <sub>pd</sub> input side | f = 10 MHz,<br>$t_r = t_f = 1 \text{ ns}$ | 0.1 | 0.1 | | | | Disabled | C <sub>pd</sub> output side | 1 1 - | 0.1 | 0.1 | | | | Cashiad | C <sub>pd</sub> input side | | 0.6 | 1.0 | | | 0 1 4 | Enabled | C <sub>pd</sub> output side | $C_L = 0$ , | 8.8 | 10.1 | pF | | 8-mA buffer | | C <sub>pd</sub> input side | f = 10 MHz,<br>$t_r = t_f = 1 \text{ ns}$ | 0.1 | 0.1 | | | Disabled | C <sub>pd</sub> output side | ' ' | 0.1 | 0.1 | | | | E | | C <sub>pd</sub> input side | | 0.6 | 0.95 | | | 4 4 1/0 | Enabled | C <sub>pd</sub> output side | $C_L = 0$ , | 8.2 | 9.1 | pF | | 4-mA I/O | Disabled | C <sub>pd</sub> input side | f = 10 MHz,<br>$t_r = t_f = 1 \text{ ns}$ | 0.1 | 0.1 | | | | Disabled | C <sub>pd</sub> output side | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 0.1 | 0.1 | | Copyright © 2009, Texas Instruments Incorporated Figure 3. Figure 4. Figure 7. 0.0 0.8 1.6 2.4 3.2 4.0 4.8 5.6 6.4 7.2 8.0 I<sub>OL</sub> (mA) Submit Documentation Feedback 0.0 0.8 1.6 2.4 3.2 4.0 4.8 5.6 6.4 7.2 8.0 $I_{OL}(mA)$ Figure 8. 0.00 0.00 Figure 11. Figure 12. 20 30 C<sub>L</sub> (pF) Figure 19. 40 50 40 50 60 0 L 0 10 60 0 10 20 30 C<sub>L</sub> (pF) Figure 20. ### Typical Application Wiring for TWL1200 When Connecting to the WL1271 ### Table 2. WL1271+TWL1200 Interface | HOST<br>(MSM) | PIN NAME | BALL<br>NO. | TYPE | | TYPE | BALL<br>NO. | PIN NAME | WL1271<br>COB | |---------------|----------------|-------------|---------------|---------|---------------|-------------|----------------|---------------| | | VCCA | C4 | Power (3.0 V) | | Power (1.8 V) | C5 | VCCB | | | | VCCA | D4 | Power (3.0 V) | | Power (1.8 V) | D5 | VCCB | | | | SDIO_DATA0(A) | B2 | I/O ↔ | | 1/0 ↔ | В6 | SDIO_DATA0(B) | K4 | | | SDIO_DATA1(A) | C2 | I/O ↔ | | 1/0 ↔ | C6 | SDIO_DATA1(B) | J4 | | | SDIO_DATA2(A) | C1 | I/O ↔ | | 1/0 ↔ | C7 | SDIO_DATA2(B) | J3 | | | SDIO_DATA3(A) | B1 | I/O ↔ | | 1/0 ↔ | В7 | SDIO_DATA3(B) | J5 | | | SDIO_CMD(A) | A2 | 1/0 ↔ | | 1/0 ↔ | A6 | SDIO_CMD(B) | L3 | | | SDIO_CLK(A) | A1 | l → | | O → | A7 | SDIO_CLK(B) | М3 | | | WLAN_EN(A) | D1 | l → | | O → | D6 | WLAN_EN(B) | J2 | | | WLAN_IRQ(A) | D2 | 0 ← | | I ← | D7 | WLAN_IRQ(B) | G4 | | | CLK_REQ(A) | E1 | 0 ← | | I ← | E7 | CLK_REQ(B) | F5 | | | BT_EN(A) | E2 | l → | | O → | E6 | BT_EN(B) | G5 | | | BT_UART_RX(A) | G1 | l → | TWL1200 | O → | G7 | BT_UART_RX(B) | G7 | | | BT_UART_CTS(A) | F1 | l → | | O → | F7 | BT_UART_CTS(B) | E11 | | | BT_UART_TX(A) | G2 | 0 ← | | I ← | G6 | BT_UART_TX(B) | G8 | | | BT_UART_RTS(A) | F2 | 0 ← | | I ← | F6 | BT_UART_RTS(B) | G11 | | | AUDIO_IN(A) | F3 | I → | | 1/0 ↔ | F5 | AUDIO_IN(B) | F6 | | | AUDIO_CLK(A) | А3 | 1/0 ↔ | | 1/0 ↔ | A5 | AUDIO_CLK(B) | F8 | | | AUDIO_F-SYN(A) | В3 | I/O ↔ | | 1/0 ↔ | B5 | AUDIO_F-SYN(B) | H11 | | | AUDIO_OUT(A) | G3 | 0 ← | | I ← | G5 | AUDIO_OUT(B) | F7 | | | SLOW_CLK(A) | G4 | I → | | O → | F4 | SLOW_CLK(B) | K9 | | | AUD_DIR | A4 | I → | | GND | D3 | GND | | | | ŌĒ | B4 | active low | | | E3 | GND | | | | | | | | | E4 | GND | | | | | | | | | E5 | GND | | $V_{\text{CCA}}$ ### PARAMETER MEASUREMENT INFORMATION | TEST | <b>S</b> 1 | |---------------------------------------------------------------------------------------------|-----------------------------| | t <sub>pd</sub><br>t <sub>PLZ</sub> /t <sub>PZL</sub><br>t <sub>PHZ</sub> /t <sub>PZH</sub> | Open 2×V <sub>CCO</sub> GND | ## LOAD CIRCUIT FOR BUFFER-TYPE OUTPUTS | V <sub>CCO</sub> | CL | R <sub>L</sub> | V <sub>TP</sub> | |-------------------|-------|----------------|-----------------| | 1.8 V ± 0.15 V | 15 pF | <b>2 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | 15 pF | <b>2 k</b> Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | 15 pF | <b>2 k</b> Ω | 0.3 V | Output Control NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \Omega$ , $dv/dt \geq$ 1 V/ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{Pl,7}$ and $t_{PH7}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. $V_{CCI}$ is the $\overline{V_{CC}}$ associated with the input port. - I. $V_{CCO}$ is the $V_{CC}$ associated with the output port. Figure 23. Push-Pull Buffered Direction Control Load Circuit and Voltage Waveform ### PARAMETER MEASUREMENT INFORMATION (continued) DATA RATE, PULSE DURATION, PROPAGATION DELAY, OUTPUT RISE AND FALL TIME MEASUREMENT USING A PUSH-PULL DRIVER DATA RATE, PULSE DURATION, PROPAGATION DELAY, OUTPUT RISE AND FALL TIME MEASUREMENT USING AN OPEN-DRAIN DRIVER #### LOAD CIRCUIT FOR ENABLE/DISABLE TIME MEASUREMENT – SWITCH-TYPE SDIOs - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50~\Omega$ , $dv/dt \geq$ 1 V/ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - H. V<sub>CCI</sub> is the V<sub>CC</sub> associated with the input port. - I. V<sub>CCO</sub> is the V<sub>CC</sub> associated with the output port. - J. All parameters and waveforms are not applicable to all devices. Figure 24. Auto-Direction Control Load Circuit and Voltage Waveform Submit Documentation Feedback Copyright © 2009, Texas Instruments Incorporated ### **APPLICATION CIRCUIT EXAMPLES** Figure 25. Application Circuit Example, OE Connection With Audio\_CLK and Audio\_F-SYNC Channels Established From B Side to A Side Figure 26. Application Circuit Example, With Voltage Divider for AUD\_DIR Connection ### PRINCIPLES OF OPERATION ### **Applications** The TWL1200 device has been designed to bridge the digital-switching compatibility gap between two voltage nodes to successfully interface logic threshold levels between a host processor and the Texas Instruments Wi-Link-6 WLAN/BT/FM products. It is intended to be used in a point-to-point topology when interfacing these devices that may or may not be operating at different interface voltages. ### **Architecture** The BT/UART and PCM/Audio subsystem interfaces consist of a fully-buffered voltage translator design that has its output transistors to source and sink current optimized for drive strength. The SDIO lines comprise a semi-buffered auto-direction-sensing based translator architecture (see Figure 27) that does not require a direction-control signal to control the direction of data flow of the A to B ports (or from B to A ports). Figure 27. Architecture of an SDIO Switch-Type Cell Each of these bidirectional SDIO channels independently determines the direction of data flow without a direction-control signal. Each I/O pin can be automatically reconfigured as either an input or an output, which is how this auto-direction feature is realized. The following two key circuits are employed to facilitate the "switch-type" voltage translation function: - 1. Integrated pullup resistors to provide dc-bias and drive capabilities - 2. An N-channel pass-gate transistor topology (with a high $R_{ON}$ of ~300 $\Omega$ ) that ties the A-port to the B-port - 3. Output one-shot (O.S.) edge-rate accelerator circuitry to detect and accelerate rising edges on the A or B ports For bidirectional voltage translation, pullup resistors are included on the device for dc current sourcing capability. The $V_{GATE}$ gate bias of the N-channel pass transistor is set at a level that optimizes the switch characteristics for maximum data rate as well as minimal static supply leakage. Data can flow in either direction without guidance from a control signal. The edge-rate acceleration circuitry speeds up the output slew rate by monitoring the input edge for transitions, helping maintain the data rate through the device. During a low-to-high signal rising-edge, the O.S. circuits turn on the PMOS transistors ( $T_1$ , $T_3$ ) and its associated driver output resistance of the driver is decreased to approximately 50 $\Omega$ to 70 $\Omega$ during this acceleration phase to increase the current drive capability of the driver for approximately 30 ns or 95% of the input edge, whichever occurs first. This edge-rate acceleration provides high ac drive by bypassing the internal pullup resistors during the low-to-high transition to speed up the rising-edge signal. During a high-to-low signal falling-edge, the O.S. circuits turn on the NMOS transistors ( $T_2$ , $T_4$ ) and its associated driver output resistance of the driver is decreased to approximately 50 $\Omega$ to 70 $\Omega$ during this acceleration phase to increase the current drive capability of the driver for approximately 30 ns or 95% of the input edge, whichever occurs first. To minimize dynamic $I_{CC}$ and the possibility of signal contention, the user should wait for the O.S. circuit to turn-off before applying a signal in the opposite direction. The worst-case duration is equal to the minimum pulse-width number provided in the *Timing Requirements* section of this data sheet. Once the O.S. is triggered and switched off, both the A and B ports must go to the same state (i.e. both High or both Low) for the one-shot to trigger again. In a DC state, the output drivers maintain a Low state through the pass transistor. The output drivers maintain a High through the "smart pullup resistors" that dynamically change value based on whether a Low or a High is being passed through the SDIO lines, as follows: - $R_{PU1}$ and $R_{PU2}$ values are 25 k $\Omega$ when the output is driving a low - R<sub>PU1</sub> and R<sub>PU2</sub> values are 4 kΩ when the output is driving a high - $R_{PU1}$ and $R_{PU2}$ values are 70 k $\Omega$ when the device is disabled via the $\overline{OE}$ pin or by pulling the either $V_{CCA}$ or $V_{CCB}$ to 0 V. The reason for using these "smart" pullup resistors is to allow the TWL1200 to realize a lower static power consumption (when the I/Os are low), support lower $V_{OL}$ values for the same size pass-gate transistor, and improved simultaneous switching performance. ### **Input Driver Requirements** The continuous dc-current "sinking" capability is determined by the external system-level driver interfaced to the SDIO pins. Since the high bandwidth of these bidirectional SDIO circuits necessitates the need for a port to quickly change from an input to an output (and vice-vera), they have a modest dc-current "sourcing" capability of hundreds of micro-Amps, as determined by the smart pullup resistor values. The fall time $(t_{fA}, t_{fB})$ of a signal depends on the edge rate and output impedance of the external device driving the SDIO I/Os, as well as the capacitive loading on these lines. Similarly, the $t_{pd}$ and max data rates also depend on the output impedance of the external driver. The values for $t_{fA}$ , $t_{fB}$ , $t_{pd}$ , and maximum data rates in the data sheet assume that the output impedance of the external driver is less than 50 $\Omega$ . ### **Output Load Considerations** TI recommends careful PCB layout practices with short PCB trace lengths to avoid excessive capacitive loading and to ensure that proper O.S. triggering takes place. PCB signal trace-lengths should be kept short enough such that the round trip delay of any reflection is less than the one-shot duration. This improves signal integrity by ensuring that any reflection sees a low impedance at the driver. The O.S. circuits have been designed to stay on for approximately 30 ns. The maximum capacitance of the lumped load that can be driven also depends directly on the one-shot duration. With very heavy capacitive loads, the one-shot can time-out before the signal is driven fully to the positive rail. The O.S. duration has been set to best optimize trade-offs between dynamic $I_{\rm CC}$ , load driving capability, and maximum bit-rate considerations. Both PCB trace length and connectors add to the capacitance that the TWL1200 SDIO output sees, so it is recommended that this lumped-load capacitance be considered and kept below 75 pF to avoid O.S. retriggering, bus contention, output signal oscillations, or other adverse system-level affects. Product Folder Link(s): TWL1200 ### **Package Dimensions** The dimensions for the YFF package are shown in Table 3. See the package drawing at the end of this data sheet. **Table 3. YFF Package Dimensions** | Packaged Device | D | E | |-----------------|----------------|----------------| | TWL1200YFFR | 2.76 ± 0.03 mm | 2.76 ± 0.03 mm | Product Folder Link(s): TWL1200 ### PACKAGE OPTION ADDENDUM 20-Jan-2021 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TWL1200YFFR | ACTIVE | DSBGA | YFF | 49 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | YW200 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TWL1200: ### **PACKAGE OPTION ADDENDUM** 20-Jan-2021 • Automotive: TWL1200-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects ### PACKAGE MATERIALS INFORMATION www.ti.com 13-Jan-2021 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | 1 | - | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------|----|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TWL1200YF | FR | DSBGA | YFF | 49 | 3000 | 180.0 | 8.4 | 2.93 | 2.93 | 0.81 | 4.0 | 8.0 | Q1 | www.ti.com 13-Jan-2021 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | TWL1200YFFR | DSBGA | YFF | 49 | 3000 | 182.0 | 182.0 | 20.0 | | YFF (R-XBGA-N49) DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. B. This drawing is subject to change without notice. C. NanoFree™ package configuration. NanoFree is a trademark of Texas Instruments. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated