

**MP2159A** 1 A, 6 V, 1.5 MHz, Low Iq, COT Synchronous Step-Down Converter in 8-pin TSOT23

### DESCRIPTION

The MP2159A is a monolithic step-down, switchmode converter with built-in power MOSFETs. It achieves a 1 A continuous output current from a 2.5 V to 6 V input voltage range with excellent load and line regulation. The output voltage can be regulated as low as 0.6 V.

The constant-on-time (COT) control scheme provides fast transient response and eases loop stabilization. Fault condition protection includes cycle-by-cycle current limiting and thermal shutdown.

The MP2159A is available in a small TSOT23-8 package and requires a minimum number of readily available, standard, external components.

The MP2159A is ideal for a wide range of applications including high-performance DSPs, FPGAs, PDAs, and portable instruments.

### **FEATURES**

- Very Low I<sub>Q</sub>: 17 μA
- Default 1.5 MHz Switching Frequency
- 1.5% V<sub>FB</sub> Accuracy
- EN and Power Good for Power Sequencing
- Wide 2.5 V to 6 V Operating Input Range
- Output Adjustable from 0.6 V
- Up to 1 A Output Current
- 100% Duty Cycle in Dropout
- 120 mΩ and 90 mΩ Internal Power MOSFET Switches
- Cycle-by-Cycle Over-Current Protection
- Short-Circuit Protection with Hiccup Mode
- Stable with Low ESR Output Ceramic Capacitors
- Available in a TSOT23-8 Package

### **APPLICATIONS**

- Wireless/Networking Cards
- Portable Instruments
- Battery Powered Devices
- Low Voltage I/O System Power

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.



# TYPICAL APPLICATION

MP2159A Rev. 1.03 6/4/2020

www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2020 MPS. All Rights Reserved.



### **ORDERING INFORMATION**

| Part Number* | Package  | Top Marking |
|--------------|----------|-------------|
| MP2159AGJ    | TSOT23-8 | See Below   |

\* For Tape & Reel, add suffix –Z (eg. MP2159AGJ–Z)

### **TOP MARKING**

# AMRY

AMR: Product code of MP2159AGJ Y: Year code

### PACKAGE REFERENCE





### ABSOLUTE MAXIMUM RATINGS (1)

| Supply voltage (V <sub>IN</sub> )           | 6.5 V               |
|---------------------------------------------|---------------------|
| V <sub>SW</sub>                             |                     |
| 0.3 V (-1.5 V for < 20n s & -4 V for < 8 ns | s) to               |
| 6.5 V (10 V for <10 ns)                     |                     |
| All other pins0.3                           | √ to 6.5 V          |
| Junction temperature                        | 150°C               |
| Lead temperature                            | 260°C               |
| Continuous power dissipation ( $T_A$ = +2   | 5°C) <sup>(2)</sup> |
|                                             | 1.25 W              |
| Storage temperature65°C t                   |                     |
|                                             | (-)                 |

### **Recommended Operating Conditions** <sup>(3)</sup>

Supply voltage ( $V_{IN}$ ) ...... 2.5 V to 6 V Operating junction temp. ( $T_J$ )....-40°C to +125°C

### Thermal Resistance $^{(4)}$ $\theta_{JA}$ $\theta_{JC}$

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will produce an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 5 V,  $T_A$  = +25°C, unless otherwise noted.

| Parameter                                      | Symbol            | Condition                                                                                    | Min  | Тур   | Мах  | Units |
|------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------|------|-------|------|-------|
| Feedback voltage                               | V <sub>FB</sub>   | $\begin{array}{l} 2.5 \ V \leqslant V_{IN} \leqslant 6 \ V, \\ T_A = 25^\circ C \end{array}$ | -1.5 | 0.600 | +1.5 | V/%   |
|                                                |                   | $T_A = -40^{\circ}C$ to $+85^{\circ}C^{(6)}$                                                 | -2.5 |       | +2.5 | V/%   |
| Feedback current                               | I <sub>FB</sub>   | V <sub>FB</sub> = 0.6 V                                                                      |      | 10    | 50   | nA    |
| PFET switch on resistance                      | Rdson_p           |                                                                                              |      | 120   |      | mΩ    |
| NFET switch on resistance                      | Rdson_n           |                                                                                              |      | 90    |      | mΩ    |
| Switch leakage                                 |                   | $  V_{EN} = 0 \ V, \ V_{IN} = 6 \ V \\ V_{SW} = 0 \ V \ and \ 6 \ V $                        |      | 0     | 1    | μA    |
| PFET current limit                             |                   |                                                                                              | 2    |       |      | А     |
| On time                                        | T <sub>ON</sub>   | V <sub>IN</sub> = 5 V, V <sub>OUT</sub> = 1.2 V                                              |      | 166   |      | ns    |
|                                                | ION               | $V_{IN}$ = 3.6 V, $V_{OUT}$ = 1.2 V                                                          |      | 220   |      |       |
| Switching frequency                            | Fs                | V <sub>OUT</sub> = 1.2 V                                                                     | -20% | 1500  | +20% | kHz/% |
|                                                | IS                | $T_A = -40^{\circ}C$ to $+85^{\circ}C^{(6)}$                                                 | -25% | 1500  | +25% | kHz/% |
| Minimum off time <sup>(6)</sup>                | TMIN-OFF          |                                                                                              |      | 60    |      | ns    |
| Soft-start time                                | Tss-on            | Vout from 10% to 90%                                                                         | 0.6  | 1.15  | 1.7  | ms    |
| Power good upper trip threshold                | PGн               | FB voltage respect to the regulation                                                         |      | +10   |      | %     |
| Power good lower trip threshold                | PG∟               |                                                                                              |      | -10   |      | %     |
| Power good delay                               | PGD               |                                                                                              |      | 50    |      | μs    |
| Power good sink current capability             | $V_{\text{PG-L}}$ | Sink 1 mA                                                                                    |      |       | 0.4  | V     |
| Power good logic high voltage                  | V <sub>PG-H</sub> | V <sub>IN</sub> = 5 V, V <sub>FB</sub> = 0.6 V                                               | 4.9  |       |      | V     |
| Power good internal pull-up resistor           | Rpg               |                                                                                              |      | 550   |      | kΩ    |
| Under-voltage lockout threshold—<br>rising     |                   |                                                                                              | 2.15 | 2.3   | 2.45 | V     |
| Under-voltage lockout threshold—<br>hysteresis |                   |                                                                                              |      | 260   |      | mV    |
| EN input logic low voltage                     |                   |                                                                                              |      |       | 0.4  | V     |
| EN input logic high voltage                    |                   |                                                                                              | 1.2  |       |      | V     |
| EN input current                               |                   | V <sub>EN</sub> = 2 V                                                                        |      | 1.5   |      | μA    |
|                                                |                   | V <sub>EN</sub> = 0 V                                                                        |      | 0     |      | μA    |
| Supply current (shutdown)                      |                   | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 3 V                                                 |      | 20    | 100  | nA    |
| Supply current (quiescent)                     |                   | $V_{EN} = 2 V, V_{FB} = 0.63 V, V_{IN} = 5 V$                                                |      | 17    | 20   | μA    |
| Thermal shutdown <sup>(5)</sup>                |                   |                                                                                              |      | 150   |      | °C    |
| Thermal hysteresis <sup>(5)</sup>              |                   |                                                                                              |      | 30    |      | °C    |

NOTES:

5) Guaranteed by design.

6) Guaranteed by characterization test.

www.MonolithicPower.com



### **TYPICAL PERFORMANCE CHARACTERISTICS**





MP2159A Rev. 1.03 6/4/2020

www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2020 MPS. All Rights Reserved.



### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN}$  = 5 V,  $V_{OUT}$  = 1.2 V, L = 1.0  $\mu$ H, T<sub>A</sub> = +25°C, unless otherwise noted.





### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)







VIN Power-Up with 1A Load



**VIN Shutdown** 

VIN Shutdown with 1A Load





MP2159A Rev. 1.03 6/4/2020

www.MonolithicPower.com

MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2020 MPS. All Rights Reserved.



# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{\text{IN}}$  = 5 V,  $V_{\text{OUT}}$  = 1.2 V, L = 1.0  $\mu\text{H},$  T\_A = +25°C, unless otherwise noted





# **PIN FUNCTIONS**

| TSOT23-8<br>Pin # | Name | Description                                                                                                                                                                                                                                           |
|-------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                 | PG   | <b>Power good indicator.</b> The output of PG is an open drain with an internal pull-up resistor to VIN. PG is pulled up to VIN when the FB voltage is within ±10% of the regulation level. If FB voltage is out of this regulation range, it is low. |
| 2                 | VIN  | <b>Supply voltage.</b> The MP2159A operates from a +2.5 V to +6 V unregulated input. C1 is required to prevent large voltage spikes from appearing at the input.                                                                                      |
| 3                 | SW   | Switch output.                                                                                                                                                                                                                                        |
| 4                 | PGND | Power ground.                                                                                                                                                                                                                                         |
| 5                 | OUT  | Input sense pin for output voltage.                                                                                                                                                                                                                   |
| 6                 | AGND | Analog ground for internal control circuit.                                                                                                                                                                                                           |
| 7                 | FB   | <b>Feedback.</b> An external resistor divider from the output to AGND (tapped to FB) sets the output voltage.                                                                                                                                         |
| 8                 | EN   | On/off control.                                                                                                                                                                                                                                       |



# FUNCTIONAL BLOCK DIAGRAM



Figure 1—Functional block diagram



# OPERATION

The MP2159A uses constant-on-time (COT) control with input voltage feed forward to stabilize the switching frequency over a full input range. At light load, the MP2159A employs a proprietary control of the low-side switch and the inductor current to eliminate ringing on the switching node and improve efficiency.

#### Constant-On-Time (COT) Control

Compare to fixed frequency PWM control, constant-on-time control offers the advantage of a simpler control loop and faster transient response. By using input voltage feed forward, MP2159A maintains a nearly constant switching frequency across the input and output voltage range. The on time of the switching pulse can be estimated using Equation (1):

$$T_{_{ON}} = \frac{V_{_{OUT}}}{V_{_{IN}}} \cdot 0.667 \mu s$$
(1)

To prevent inductor current runaway during load transient, the MP2159A fixes the minimum off time at 60 ns. However, this minimum-off time limit will not affect operation of the MP2159A in steady-state operation.

#### **Light-Load Operation**

In a light-load condition, the MP2159A uses a proprietary control scheme to save power and improve efficiency. It turns off the low-side switch when the inductor current begins to reverse. Then it works in discontinuous conduction mode (DCM) operation.

There is a zero current cross circuit to detect if inductor current starts the to reverse. Considering the internal circuit propagation time, the typical delay is 50 ns. This means the inductor current will still fall after the ZCD is triggered in this delay. If the inductor current falling slew rate is fast (Vo voltage is high or close to Vin), the low-side MOSFET (LS-FET) is turned off, and the inductor current may be phenomena prevents the This negative. MP2159A from entering DCM operation even if there is no load. If DCM is required, the off time of the LS-FET in CCM should be longer than 100 ns (2 times the propagation delay). For example, if Vin is 3.6 V and Vo is 3.3 V, the off time in CCM is 55 ns. It is difficult to enter DCM at light load. Using a smaller inductor improves this problem, making it easier to enter DCM.

#### Enable (EN)

When the input voltage is greater than the undervoltage lockout threshold (2.3 V, typically), the MP2159A is enabled by pulling EN higher than 1.2 V. Floating EN or pulling EN down to ground disables the MP2159A. There is an internal 1  $M\Omega$  resistor from EN to ground.

#### Soft Start (SS)

MP2159A has built-in soft start that ramps up the output voltage in a controlled slew rate, avoiding overshoot at start-up. The soft-start time period is about 1.15 ms, typically.

#### Power GOOD Indicator (PG)

MP2159A has an open drain with a 550 k $\Omega$  pullup resistor pin that functions as a power good indicator (PG). When FB is within +/-10% of the regulation voltage (i.e., 0.6 V), PG is pulled up to VIN by the internal resistor. If the FB voltage is out of the +/-10% window, PG is pulled down to ground by an internal MOSFET. The MOSFET has a maximum R<sub>dson</sub> of less than 400  $\Omega$ .

#### **Current Limit**

MP2159A has a minimum 2 A current limit for the high-side switch. When the high-side switch hits the current limit, the MP2159A remains at the hiccup threshold until the current decreases. This prevents the inductor current from continuing to build up, which will result in damage to the components.

#### Short Circuit and Recovery

The MP2159A enters short-circuit protection mode when the current limit is reached, and it tries to recover from the short circuit with hiccup mode. During a short-circuit protection, the MP2159A disables the output power stage, discharges the soft-start capacitor, and then automatically tries to soft-start again. If the shortcircuit condition still holds after the soft-start ends, the MP2159A repeats this operation cycle until the short circuit disappears, and the output rises back to regulation level.



### **APPLICATION INFORMATION**

#### **COMPONENT SELECTION**

#### Setting the Output Voltage

The external resistor divider sets the output voltage (see Typical Application on page 1). The value of the feedback resistor (R1) cannot be too large or too small, considering the trade-off between a dynamic circuit and stability in the circuit. Choose R1 around 120 k $\Omega$  to 200 k $\Omega$ . R2 is then given using Equation (2):

$$R2 = \frac{R1}{\frac{V_{out}}{0.6} - 1}$$
 (2)

The feedback circuit is highly recommended (see Figure 2).



Figure 2—Feedback network

Table 1 lists the recommended resistor values for common output voltages.

Table 1—Resistor selection for common output voltages

| V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ)  |
|----------------------|---------|----------|
| 1.0                  | 200(1%) | 300(1%)  |
| 1.2                  | 200(1%) | 200(1%)  |
| 1.8                  | 200(1%) | 100(1%)  |
| 2.5                  | 200(1%) | 63.2(1%) |
| 3.3                  | 200(1%) | 44.2(1%) |

#### Selecting the Inductor

A 0.68  $\mu$ H to 2.2  $\mu$ H inductor is recommended for most applications. For highest efficiency, the inductor DC resistance should be less than 15 m $\Omega$ . For most designs, the inductance value can be derived from Equation (3):

$$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$
(3)

Where  $\Delta I_{L}$  is the inductor ripple current.

Choose the inductor current to be approximately 30 percent of the maximum load current. The maximum inductor peak current can be calculated using Equation (4):

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$
(4)

#### **Selecting the Input Capacitor**

The input current to the step-down converter is discontinuous, and therefore a capacitor is required to supply the AC current to the stepdown converter while maintaining the DC input voltage. Use low ESR capacitors for the best performance. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a 10  $\mu$ F capacitor is sufficient. For a higher output voltage, a 22  $\mu$ F capacitor may be needed for a more stable system.

Since the input capacitor absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated using Equation (5) and Equation (6):

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
(5)

The worse case condition occurs at  $V_{\text{IN}}$  =  $2V_{\text{OUT}},$  where:

$$I_{C1} = \frac{I_{LOAD}}{2}$$
(6)

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current. The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, a small, highquality ceramic capacitor (e.g.,  $0.1 \,\mu\text{F}$ ) should be placed as close to the IC as possible. When using ceramic capacitors, make sure they have enough capacitance to provide sufficient charge to prevent excessive voltage ripple at the input. The input voltage ripple caused by capacitance can be estimated using Equation (7):

$$\Delta V_{\rm IN} = \frac{I_{\rm LOAD}}{f_{\rm S} \times C1} \times \frac{V_{\rm OUT}}{V_{\rm IN}} \times \left(1 - \frac{V_{\rm OUT}}{V_{\rm IN}}\right)$$
(7)



#### Selecting the Output Capacitor

The output capacitor (C2) is required to maintain the DC output voltage. Ceramic capacitors are recommended. Low ESR capacitors are preferred to keep the output voltage ripple low. The output voltage ripple can be estimated using Equation (8):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right)$$
(8)

Where  $L_1$  is the inductor value and  $R_{ESR}$  is the equivalent series resistance (ESR) value of the output capacitor.

When using ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is caused mainly by the capacitance. For simplification, the output voltage ripple can be estimated using Equation (9):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{S}}^{2} \times L_{1} \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$
(9)

When using tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (10):

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_{S} \times L_{1}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times R_{ESR}$$
(10)

The characteristics of the output capacitor affect the stability of the regulation system.

#### PCB Layout Guidelines

Efficient PCB layout is critical for stable operation. For the high-frequency switching converter, a poor layout design can result in poor line or load regulation and stability issues. For best results, refer to Figure 3 and follow the guidelines below:

- 1. Place the high current paths (GND, VIN, and SW) very close to the device with short, direct, and wide traces.
- 2. Place the input capacitor as close as possible to VIN and GND.
- 3. Place the external feedback resistors next to FB.
- 4. Keep the switching node (SW) short and away from the feedback network.



Figure 3—Recommended PCB layout

#### **Design Example**

Table 2 shows a design example following the application guidelines for the given specifications:

| Table 2—Design exa | ample |
|--------------------|-------|
|--------------------|-------|

| •                |          |
|------------------|----------|
| V <sub>IN</sub>  | 5 V      |
| V <sub>OUT</sub> | 1.2 V    |
| f₅w              | 1500 kHz |

The detailed application schematic is shown in Figure 4. The typical performance and circuit waveforms have been shown in the "Typical Performance Characteristics" section. For more device applications, please refer to the related evaluation board datasheets.



## **TYPICAL APPLICATION CIRCUITS**



Figure 5—Typical application circuit for higher efficiency at light load



### **PACKAGE INFORMATION**

**TSOT23-8** 



**TOP VIEW** 



#### **RECOMMENDED LAND PATTERN**



#### FRONT VIEW



SIDE VIEW



DETAIL "A"

NOTE:

1) ALL DIMENSIONS ARE IN MILLIMETERS 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH PROTRUSION OR GATE BURR 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION 4) LEAD COPLANARITY(BOTTOM OF LEADS AFTER FORMING) SHALL BE0.10 MILLIMETERS MAX 5) JEDEC REFERENCE IS MG193, VARIATION BA 6) DRAWING IS NOT TO SCALE 7) PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT, (SEE EXAMPLE TOP MARK)

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.