

# AN-1504 APPLICATION NOTE

One Technology Way • P.O. Box 9106 • Norwood, MA 02062-9106, U.S.A. • Tel: 781.329.4700 • Fax: 781.461.3113 • www.analog.com

## Using the AD8352 as an Ultralow Distortion Differential RF/IF Front End for High Speed ADCs

#### **CIRCUIT FUNCTION AND BENEFITS**

The circuits shown in Figure 1 and Figure 2 provide both a single-ended and a differential configuration for driving high speed analog-to-digital converters (ADCs) using the AD8352 ultralow distortion differential radio frequency/intermediate frequency (RF/IF) amplifier. The AD8352 provides the gain, isolation, and distortion performance necessary for efficiently driving high linearity converters, such as the AD9445. The AD8352 also provides balanced outputs whether driven differentially or single-ended, thereby maintaining excellent second-order distortion levels.

#### **CIRCUIT DESCRIPTION**

Figure 1 and Figure 2 show two front-end circuits for driving the AD9445 14-bit ADC at 105 MSPS. Figure 1 shows a differential input configuration, and Figure 2 shows a single-ended input configuration.

In the differential configuration shown in Figure 1, the input 49.9  $\Omega$  resistor provides a differential input impedance to the 50  $\Omega$  RF/IF source. When the driver is located less than approximately one eighth of the wavelength of the maximum input RF/IF frequency from the AD8352, impedance matching is not required, thereby eliminating the need for this termination resistor. The output 24  $\Omega$  series resistors provide isolation from the input capacitance of the ADC, and the optimum value is determined empirically. The 100 MHz fast Fourier transform (FFT) plots shown in Figure 3 and Figure 4 display the performance results for the differential configuration.



Figure 1. Differential Input to the AD8352 Driving the AD9445 14-Bit, 105 MSPS/125 MSPS ADC (Simplified Schematic; All Connections Not Shown)

# **TABLE OF CONTENTS**

| Circuit Function and Benefits1 |
|--------------------------------|
| Circuit Description1           |
| Revision History               |

| Common Variations4 |
|--------------------|
| References         |

### **REVISION HISTORY**

| 12/2017—Rev. A to Rev. B                                |
|---------------------------------------------------------|
| Document Title Changed from CN0046 to AN-1504 Universal |
| Changes to Figure 11                                    |
| Changes to Figure 2                                     |
| Changes to References Section                           |

| 8/2009—Rev. 0 to Rev. A |            |
|-------------------------|------------|
| Updated Format          | .Universal |

10/2008—Revision 0: Initial Version

# **Application Note**



Figure 2. Single-Ended Input to the AD8352 Driving the AD9445 ADC

In the single-ended input configuration shown in Figure 2, the net input impedance at VIP is  $R_N$  (200  $\Omega$ ) plus the external 24.9  $\Omega$  balancing resistor, or approximately 225  $\Omega$ . This input requires a 64.9  $\Omega$  parallel resistor to provide the input impedance match for a 50  $\Omega$  source. If input reflections are minimal, this impedance match is not required. The 200  $\Omega$  resistor ( $R_N$ ) is required to balance the output voltages to minimize second-order distortion.

The single-ended configuration provides –3 dB bandwidths similar to input differential drive and shows little or no degradation in overall third-order harmonic performance. The single-ended, third-order distortion levels are similar to the differential FFT plots in Figure 3 and Figure 4. The single-ended circuit avoids the use of a transformer or balun in front of the amplifier while still maintaining excellent distortion up to approximately 100 MHz. However, at frequencies above approximately 100 MHz, secondorder distortion increases when the AD8352 is driven single-ended due to phase related errors.

In both configurations,  $R_G$  is the gain setting resistor for the AD8352, with the  $R_D$  and  $C_D$  components providing distortion cancellation. The AD9445 differential input impedance is approximately 2 k $\Omega$  in parallel with 5 pF and requires a 2.0 V p-p differential signal ( $V_{REF} = 1$  V) between  $V_{IN+}$  and  $V_{IN-}$  for a full-scale input signal.

The output of the amplifier is ac-coupled to allow an optimum common-mode voltage at the ADC input. The common-mode voltage at the input of the AD9445 is set to 3.5 V by an internal network. Input ac-coupling can be required if the source also requires a common-mode voltage that is outside the optimum range of the AD8352. A VCM common-mode pin is provided on the AD8352 that equally shifts both input and output commonmode levels. Increasing the gain of the AD8352 increases the system noise and, thus, decreases the signal-to-noise ratio (SNR) (3.5 dB at 100 MHz input for  $A_V = 10$  dB) of the AD9445 when no filtering is used. However, note that amplifier gains from 3 dB to 18 dB, with proper selection of C<sub>D</sub> and R<sub>D</sub>, do not appreciably affect distortion levels. These circuits, when configured properly, can result in spurious-free dynamic range (SFDR) performance of better than 87 dBc at 70 MHz and 82 dBc at 180 MHz input. Single-ended drive, with appropriate C<sub>D</sub> and R<sub>D</sub>, gives similar results for SFDR and third-order intermodulation levels, as shown in Figure 3 and Figure 4.



08446-002

Figure 3. Single-Tone Distortion, AD8352 Driving AD9445, Sampling Clock = 105 MSPS, Analog Input Frequency = 100 MHz,  $A_V = 10 \text{ dB}$  (See Figure 1)



Figure 4. Two-Tone Intermodulation Distortion, AD8352 Driving AD9445, Sampling Clock = 105 MSPS, Analog Input Frequency = 98 MHz and 101 MHz, A<sub>V</sub> = 10 dB (See Figure 1)

Excellent layout, grounding, and decoupling techniques must be used to achieve the desired performance from the circuits discussed in this application note. As a minimum, it is recommended to use a 4-layer printed circuit board (PCB) with one ground plane layer, one power plane layer, and two signal layers.

# AN-1504

All IC power pins must be decoupled to the ground plane with low inductance multilayer ceramic capacitors (MLCCs) of 0.01  $\mu F$  to 0.1  $\mu F$  (these capacitors are not shown in Figure 1 and Figure 2, for simplicity). Follow the recommendations on the individual data sheets for the ICs.

The product evaluation board user guides must be consulted for recommended layout and critical component placement. The user guides can be accessed through the main product pages for the devices or their data sheets.

### **COMMON VARIATIONS**

Placing antialiasing filters between the ADC and the amplifier is a common approach for improving overall noise and broadband distortion performance for both band-pass and low-pass applications. For high frequency filtering, matching to the filter is required. The AD8352 maintains a 100  $\Omega$  output impedance well beyond most applications and is well suited to drive most filter configurations with little or no degradation in distortion.

The AD8352 low distortion differential amplifier can be replaced by the high third-order intercept (IP3), low noise figure AD8375 variable gain amplifier (VGA). The AD8375 is a digitally controlled, variable gain, wide bandwidth amplifier that provides precise gain control across a broad 24 dB gain range, with 1 dB resolution. The AD8376 is a dual version of the AD8375. (See the AN-1408 Application Note, *Using the AD8376 VGA to Drive Wide Bandwidth ADCs for High IF AC-Coupled Applications.*)

### REFERENCES

- AN-1408 Application Note, Using the AD8376 VGA to Drive Wide Bandwidth ADCs for High IF AC-Coupled Applications. Analog Devices, Inc.
- MT-031 Tutorial, *Grounding Data Converters and Solving the Mystery of AGND and DGND*. Analog Devices.
- MT-073 Tutorial, *High Speed Variable Gain Amplifiers (VGAs)*. Analog Devices.
- MT-075 Tutorial, *Differential Drivers for High Speed ADCs Overview*. Analog Devices.
- MT-101 Tutorial, Decoupling Techniques. Analog Devices.

