# **LDO Regulator** - Ultra-Low Noise, High PSRR, RF and **Analog Circuits** ## **NCP167** ## 700 mA The NCP167 is a linear regulator capable of supplying 700 mA output current. Designed to meet the requirements of RF and analog circuits, the NCP167 device provides low noise, high PSRR, low quiescent current, and very good load/line transients. The device is designed to work with a 1 µF input and a 1 µF output ceramic capacitor. It is available in two thickness ultra-small 0.35P, 0.65 mm x 0.65 mm Chip Scale Package (CSP) and XDFN4 0.65P, 1 mm x 1 mm. #### **Features** - Operating Input Voltage Range: 1.9 V to 5.5 V - Available in Fixed Voltage Option: 1.8 V to 5.2 V - ±2% Accuracy Over Load/Temperature - Ultra Low Quiescent Current Typ. 12 μA - Standby Current: Typ. 0.1 μA - Very Low Dropout: 210 mV at 700 mA - Ultra High PSRR: Typ. 85 dB at 20 mA, f = 1 kHz - Ultra Low Noise: 8.5 μV<sub>RMS</sub> - Stable with a 1 µF Small Case Size Ceramic Capacitors - Available in -WLCSP4 0.65 mm x 0.65 mm x 0.33 mm - -XDFN4 1 mm x 1 mm x 0.4 mm - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant ### **Typical Applications** - Battery-powered Equipment - Wireless LAN Devices - Smartphones, Tablets - Cameras, DVRs, STB and Camcorders Figure 1. Typical Application Schematics #### **MARKING DIAGRAMS** $\overline{X}$ or XX = Specific Device Code = Date Code #### **PIN CONNECTIONS** (Top View) ORDERING INFORMATION See detailed ordering and shipping information on page 10 of this data sheet. Figure 2. Simplified Schematic Block Diagram ## **PIN FUNCTION DESCRIPTION** | Pin No.<br>CSP4 | Pin No.<br>XDFN4 | Pin<br>Name | Description | |-----------------|------------------|-------------|----------------------------------------------------------------------------------------------------------| | A1 | 4 | IN | Input voltage supply pin | | A2 | 1 | OUT | Regulated output voltage. The output should be bypassed with small 1 $\mu\text{F}$ ceramic capacitor. | | B1 | 3 | EN | Chip enable: Applying $V_{EN}$ < 0.4 V disables the regulator, Pulling $V_{EN}$ > 1.2 V enables the LDO. | | B2 | 2 | GND | Common ground connection | | _ | EPAD | EPAD | Expose pad should be tied to ground plane for better power dissipation | ### **ABSOLUTE MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-------------------------------------------|--------------------|-------------------------------------------|------| | Input Voltage (Note 1) | V <sub>IN</sub> | -0.3 V to 6 | V | | Output Voltage | V <sub>OUT</sub> | $-0.3$ to $V_{\text{IN}}$ + 0.3, max. 6 V | V | | Chip Enable Input | V <sub>CE</sub> | $-0.3$ to $V_{\text{IN}}$ + 0.3, max. 6 V | ٧ | | Output Short Circuit Duration | t <sub>SC</sub> | unlimited | s | | Maximum Junction Temperature | $T_J$ | 150 | °C | | Storage Temperature | T <sub>STG</sub> | -55 to 150 | °C | | ESD Capability, Human Body Model (Note 2) | ESD <sub>HBM</sub> | 2000 | V | | ESD Capability, Machine Model (Note 2) | ESD <sub>MM</sub> | 200 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. - 2. This device series incorporates ESD protection and is tested by the following methods: - ESD Human Body Model tested per EIA/JESD22-A114 - ESD Machine Model tested per EIA/JESD22-A115 - Latchup Current Maximum Rating tested per JEDEC standard: JESD78. ## THERMAL CHARACTERISTICS | Rating | Symbol | Value | Unit | |------------------------------------------------------------------------------|---------------|-------|-------| | Thermal Characteristics, WLCSP4 (Note 3) Thermal Resistance, Junction-to-Air | D | 108 | °C AM | | Thermal Characteristics, XDFN4 (Note 3) Thermal Resistance, Junction-to-Air | $R_{ hetaJA}$ | 198 | °C/W | 3. Measured according to JEDEC board specification. Detailed description of the board can be found in JESD51-7 **ELECTRICAL CHARACTERISTICS** $-40^{\circ}C \le T_J \le 125^{\circ}C$ ; $V_{IN} = V_{OUT(NOM)} + 1$ V; $I_{OUT} = 1$ mA, $C_{IN} = C_{OUT} = 1$ $\mu$ F, unless otherwise noted. $V_{EN} = 1.2$ V. Typical values are at $T_J = +25^{\circ}C$ (Note 4). | Parameter | Test Conditions | | Symbol | Min | Тур | Max | Unit | |------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------|-----|----------------------|-----|---------------| | Operating Input Voltage | | | V <sub>IN</sub> | 1.9 | | 5.5 | V | | Output Voltage Accuracy (Note 5) | $V_{IN} = V_{OUT(NOM)} + 1 \text{ V to 5.5 V}$<br>0 mA \le I <sub>OUT</sub> \le 700 mA | | V <sub>OUT</sub> | -2 | | +2 | % | | Line Regulation | V <sub>OUT(NOM)</sub> + 1 | V ≤ V <sub>IN</sub> ≤ 5.5 V | Line <sub>Reg</sub> | | 0.02 | | %/V | | Load Regulation | I <sub>OUT</sub> = 1 mA to | WLCSP4 | Land | | 0.001 | | %/mA | | | 700 mA | XDFN4 | - Load <sub>Reg</sub> | | 0.002 | | | | Dropout Voltage (Note 6) | I <sub>OUT</sub> = 700 mA | V <sub>OUT(NOM)</sub> = 1.8 V | .,, | | 315 | 450 | >/ | | | | V <sub>OUT(NOM)</sub> = 3.3 V | V <sub>DO</sub> | | 190 | 290 | mV | | Output Current Limit | V <sub>OUT</sub> = 90% | V <sub>OUT(NOM)</sub> | I <sub>CL</sub> | 800 | 1000 | | ^ | | Short Circuit Current | V <sub>OUT</sub> = 0 V | | I <sub>SC</sub> | | 1050 | | mA | | Quiescent Current | I <sub>OUT</sub> = 0 mA | | ΙQ | | 9.7 | 18 | μΑ | | Shutdown Current | V <sub>EN</sub> ≤ 0.4 V, | V <sub>IN</sub> = 4.8 V | I <sub>DIS</sub> | | 0.01 | 1 | μΑ | | EN Pin Threshold Voltage | EN Input Voltage "H" | | $V_{ENH}$ | 1.2 | | | V | | | EN Input Voltage "L" | | $V_{ENL}$ | | | 0.4 | V | | EN Pull Down Current | V <sub>EN</sub> = 4.8 V | | I <sub>EN</sub> | | 0.2 | 0.5 | μΑ | | Turn-On Time | C <sub>OUT</sub> = 1 μF, From<br>V <sub>OUT</sub> = 95% | assertion of V <sub>EN</sub> to V <sub>OUT(NOM)</sub> | | | 120 | | μs | | Power Supply Rejection Ratio | V <sub>OUT(NOM)</sub> = 3.3 V,<br>I <sub>OUT</sub> = 20 mA | f = 100 Hz<br>f = 1 kHz<br>f = 10 kHz<br>f = 100 kHz | PSRR | | 83<br>85<br>80<br>63 | | dB | | Output Voltage Noise | f = 10 Hz to 100 kHz | I <sub>OUT</sub> = 20 mA | V <sub>N</sub> | | 8.5 | | $\mu V_{RMS}$ | | Thermal Shutdown Threshold | Temperature rising | | T <sub>SDH</sub> | | 160 | | °C | | | Temperature falling | | T <sub>SDL</sub> | | 140 | | °C | | Active output discharge resistance | V <sub>EN</sub> < 0.4 V, V | /ersion A only | R <sub>DIS</sub> | | 280 | | Ω | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. Performance guaranteed over the indicated operating temperature range by design and/or characterization. Production tested at T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during the testing to maintain the junction temperature as close to ambient as possible. <sup>5.</sup> Respect SOA. Dropout voltage is characterized when V<sub>OUT</sub> falls 100 mV below V<sub>OUT</sub>(NOM). ## **TYPICAL CHARACTERISTICS** Figure 3. Output Voltage vs. Temperature – $V_{OUT} = 2.85 \text{ V}$ Figure 4. Quiescent Current vs. Input Voltage Figure 5. Ground Current vs. Output Current Figure 6. Dropout Voltage vs. Output Current – $V_{OUT} = 1.8 \text{ V}$ Figure 7. Dropout Voltage vs. Output Current – $V_{OUT}$ = 2.85 V Figure 8. Dropout Voltage vs. Output Current – $V_{OUT} = 3.3 \text{ V}$ ## **TYPICAL CHARACTERISTICS** Figure 9. Current Limit vs. Temperature Figure 10. Short Circuit Current vs. Temperature Figure 11. Short Circuit Current vs. Input Voltage Figure 12. Disable Current vs. Temperature Figure 13. Current to Enable Pin vs. Temperature Figure 14. Enable Voltage Threshold vs. Temperature #### **TYPICAL CHARACTERISTICS** Figure 15. Power Supply Rejection Ratio vs. Current, $V_{DROP} = 0.5 \text{ V}$ , $C_{OUT} = 1 \mu\text{F}$ Figure 17. Power Supply Rejection Ratio vs. Input Voltage, $I_{OUT}$ = 100 mA, $C_{OUT}$ = 1 $\mu F$ Figure 19. Output Voltage Noise Spectral Density for $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 20 mA, $C_{OUT}$ = 1 $\mu F$ Figure 16. Power Supply Rejection Ratio vs. Current, $V_{DROP} = 0.3 \text{ V}$ , $C_{OUT} = 1 \mu F$ Figure 18. Power Supply Rejection Ratio vs. Input Voltage, $I_{OUT}$ = 20 mA, $C_{OUT}$ = 1 $\mu F$ Figure 20. Output Voltage Noise Spectral Density for $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 250 mA, $C_{OUT}$ = 1 $\mu F$ ## **APPLICATIONS INFORMATION** #### General The NCP167 is an ultra-low noise 700 mA low dropout regulator designed to meet the requirements of RF applications and high performance analog circuits. The NCP167 device provides very high PSRR and excellent dynamic response. In connection with low quiescent current this device is well suitable for battery powered application such as cell phones, tablets and other. The NCP167 is fully protected in case of current overload, output short circuit and overheating. #### Input Capacitor Selection (CIN) Input capacitor connected as close as possible is necessary for ensure device stability. The X7R or X5R capacitor should be used for reliable performance over temperature range. The value of the input capacitor should be 1 $\mu F$ or greater to ensure the best dynamic performance. This capacitor will provide a low impedance path for unwanted AC signals or noise modulated onto constant input voltage. There is no requirement for the ESR of the input capacitor but it is recommended to use ceramic capacitors for their low ESR and ESL. A good input capacitor will limit the influence of input trace inductance and source resistance during sudden load current changes. ## Output Decoupling (COUT) The NCP167 requires an output capacitor connected as close as possible to the output pin of the regulator. The recommended capacitor value is 1 $\mu F$ and X7R or X5R dielectric due to its low capacitance variations over the specified temperature range. The NCP167 is designed to remain stable with minimum effective capacitance of 0.7 $\mu F$ to account for changes with temperature, DC bias and package size. Especially for small package size capacitors such as 0201 the effective capacitance drops rapidly with the applied DC bias. Please refer Figure 21. Figure 21. Capacity vs DC Bias Voltage There is no requirement for the minimum value of Equivalent Series Resistance (ESR) for the C<sub>OUT</sub> but the maximum value of ESR should be less than $1.7 \Omega$ . Larger output capacitors and lower ESR could improve the load transient response or high frequency PSRR. It is not recommended to use tantalum capacitors on the output due to their large ESR. The equivalent series resistance of tantalum capacitors is also strongly dependent on the temperature, increasing at low temperature. ## **Enable Operation** The NCP167 uses the EN pin to enable/disable its device and to deactivate/activate the active discharge function. If the EN pin voltage is <0.4 V the device is guaranteed to be disabled. The pass transistor is turned–off so that there is virtually no current flow between the IN and OUT. The active discharge transistor is active so that the output voltage $V_{OUT}$ is pulled to GND through a 280 $\Omega$ resistor. In the disable state the device consumes as low as typ. 10 nA from the $V_{IN}$ . If the EN pin voltage >1.2 V the device is guaranteed to be enabled. The NCP167 regulates the output voltage and the active discharge transistor is turned–off. The EN pin has internal pull–down current source with typ. value of 200 nA which assures that the device is turned–off when the EN pin is not connected. In the case where the EN function isn't required the EN should be tied directly to IN. #### **Output Current Limit** Output Current is internally limited within the IC to a typical 1000 mA. The NCP167 will source this amount of current measured with a voltage drops on the 90% of the nominal $V_{OUT}$ . If the Output Voltage is directly shorted to ground ( $V_{OUT}$ = 0 V), the short circuit protection will limit the output current to 1050 mA (typ.). The current limit and short circuit protection will work properly over whole temperature range and also input voltage range. There is no limitation for the short circuit duration. ## Thermal Shutdown When the die temperature exceeds the Thermal Shutdown threshold ( $T_{SD} = 160^{\circ}\text{C}$ typical), Thermal Shutdown event is detected and the device is disabled. The IC will remain in this state until the die temperature decreases below the Thermal Shutdown Reset threshold ( $T_{SDU} = 140^{\circ}\text{C}$ typical). Once the IC temperature falls below the 140°C the LDO is enabled again. The thermal shutdown feature provides the protection from a catastrophic device failure due to accidental overheating. This protection is not intended to be used as a substitute for proper heat sinking. ## **Reverse Current** The PMOS pass transistor has an inherent body diode which will be forward biased in the case that $V_{OUT} > V_{IN}$ . Due to this fact in cases, where the extended reverse current condition can be anticipated the device may require additional external protection. ## **Power Supply Rejection Ratio** The NCP167 features very high Power Supply Rejection ratio. If desired the PSRR at higher frequencies in the range $100~\rm kHz-10~MHz$ can be tuned by the selection of $C_{OUT}$ capacitor and proper PCB layout. #### Turn-On Time The turn-on time is defined as the time period from EN assertion to the point in which $V_{OUT}$ will reach 98% of its nominal value. This time is dependent on various application conditions such as $V_{OUT(NOM)}$ , $C_{OUT}$ , $T_A$ . ## **Power Dissipation** As power dissipated in the NCP167 increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. The maximum power dissipation the NCP167 can handle is given by: $$P_{D(MAX)} = \frac{\left[125^{\circ}C - T_{A}\right]}{\theta_{JA}}$$ (eq. 1) The power dissipated by the NCP167 for given application conditions can be calculated from the following equations: $$P_D \approx V_{IN} \cdot I_{GND} + I_{OUT} (V_{IN} - V_{OUT})$$ (eq. 2) Figure 22. $\theta_{JA}$ and $P_{D\;(MAX)}$ vs. Copper Area (CSP4) Figure 23. $\theta_{JA}$ and $P_{D (MAX)}$ vs. Copper Area (XDFN4) ## **PCB Layout Recommendations** To obtain good transient performance and good regulation characteristics place $C_{\rm IN}$ and $C_{\rm OUT}$ capacitors close to the device pins and make the PCB traces wide. In order to minimize the solution size, use 0402 or 0201 capacitors with appropriate capacity. Larger copper area connected to the pins will also improve the device thermal resistance. The actual power dissipation can be calculated from the equation above (Equation 2). Expose pad can be tied to the GND pin for improvement power dissipation and lower device temperature. ## **ORDERING INFORMATION (XDFN4)** | Device | Nominal<br>Output<br>Voltage | Description | Marking | Package | Shipping <sup>†</sup> | |-----------------|------------------------------|---------------------------------|---------|-----------|----------------------------| | NCP167AMX180TBG | 1.8 V | 700 mA, Active Discharge | CH | | | | NCP167AMX280TBG | 2.8 V | 700 mA, Active Discharge | CP | ] | | | NCP167AMX285TBG | 2.85 V | 700 mA, Active Discharge | CK | | | | NCP167AMX300TBG | 3.0 V | 700 mA, Active Discharge | CQ | XDFN4 | 3000 or 5000 / Tape & Reel | | NCP167AMX330TBG | 3.3 V | 700 mA, Active Discharge | CR | (Pb-Free) | (Note 7) | | NCP167AMX350TBG | 3.5 V | 700 mA, Active Discharge | CL | 1 | | | NCP167BMX330TBG | 3.3 V | 700 mA, Non-Active<br>Discharge | AR | | | <sup>7.</sup> Product processed after October 1, 2022 are shipped with quantity 5000 units / tape & reel. ## **ORDERING INFORMATION (WLCSP4)** | Device | Nominal<br>Output<br>Voltage | Description | Marking* | Rotation | Package | Shipping <sup>†</sup> | |-------------------|------------------------------|-----------------------------------------------|----------|----------|-----------|-----------------------| | NCP167AFCT180T2G | 1.8 V | | Н | 0° | | | | NCP167AFCT285T2G | 2.85 V | | K | 0° | | | | NCP167AFCT295T2G | 2.95 V | 700 mA, Active Discharge | Р | 0° | | | | NCP167AFCT330T2G | 3.3 V | | R | 0° | WLCSP4 | 5000 / Tape | | NCP167AFCT350T2G | 3.5 V | | L | 0° | (Pb-Free) | & Reel | | NCP167AFCTC350T2G | 3.5 V | 700 mA, Active Discharge,<br>Backside Coating | L | 0° | | | | NCP167BFCT330T2G | 3.3 V | 700 mA, Non-Active<br>Discharge | R | 180° | | | <sup>\*</sup>Marking letter with overbar. #### WLCSP4, 0.64x0.64x0.33 CASE 567JZ **ISSUE B** **DATE 16 MAY 2022** #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - 2. CONTROLLING DIMENSION: MILLIMETERS - DATUM C, THE SEATING PLANE, IS DEFINED BY THE SPERICAL CROWNS OF THE SOLDER BUMPS. - COPLANARITY APPLIES TO THE SPHERICAL CROWNS OF THE SOLDER BUMPS. - DIMENSION & IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER PARALLEL TO DATUM C. | | MILLIMETERS | | | | | | |-----|-------------|-------|-------|--|--|--| | DIM | MIN. | N□M. | MAX. | | | | | Α | | | 0.33 | | | | | A1 | 0.04 | 0.06 | 0.08 | | | | | A2 | 0.23 REF | | | | | | | b | 0.180 | 0.200 | 0.220 | | | | | D | 0.610 | 0.640 | 0.670 | | | | | E | 0.610 | 0.640 | 0.670 | | | | | е | 0.35 BSC | | | | | | ## **GENERIC MARKING DIAGRAM\*** = Specific Device Code Х = Date Code M For additional information on our Pb-Free strategy and soldering details, please download the IN Semiconductor Soldering and Mounting Techniques Reference Manual, SILDERRM/D. RECOMMENDED MOUNTING FOOTPRINT \* (NSMD PAD TYPE) | *This information is generic. Please refer to | |-----------------------------------------------| | device data sheet for actual part marking. | | Pb-Free indicator, "G" or microdot "■", may | | or may not be present. Some products may | | not follow the Generic Marking. | | DOCUMENT NUMBER: | 98AON85781F | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | WLCSP4, 0.64X0.64x0.33 | | PAGE 1 OF 1 | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. PIN ONE REFERENCE 2X 0.05 C 2X 0.05 C // 0.05 C □ 0.05 C NOTE 4 ## XDFN4 1.0x1.0, 0.65P CASE 711AJ ISSUE C В (A3) SEATING **DATE 08 MAR 2022** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER. ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. DIMENSION & APPLIES TO THE PLATED TERMINALS AND IS MEASURED BETWEEN 0.15 AND 0.20 FROM THE TERMINAL TIPS. - 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | | |-----|-------------|----------|------|--|--| | DIM | MIN | NDM | MAX | | | | Α | 0.33 | 0.38 | 0.43 | | | | A1 | 0.00 | | 0.05 | | | | A3 | | 0.10 REF | | | | | b | 0.15 | 0.20 | 0.25 | | | | b2 | 0.02 | 0.07 | 0.12 | | | | D | 0.90 | 1.00 | 1.10 | | | | D2 | 0.43 | 0.48 | 0.53 | | | | E | 0.90 | 1.00 | 1.10 | | | | e | 0.65 BSC | | | | | | L | 0.20 | | 0.30 | | | | L2 | 0.07 | | 0.17 | | | TOP VIEW SIDE VIEW # RECOMMENDED MOUNTING FOOTPRINT \* FOR ADDITIONAL INFORMATION ON OUR PO-FRE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ONSEMI SOLDERING AND MOUNT TECHNIQUES REFERENCE MANUAL, SOLDERRM/D # GENERIC MARKING DIAGRAM\* XX = Specific Device Code M = Date Code \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON67179E | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | XDFN4, 1.0X1.0, 0.65P | | PAGE 1 OF 1 | | | onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMi., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer p #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative