

The Future of Analog IC Technology

# DESCRIPTION

The MP4013B is a current mode controller designed for driving the high brightness Light Emitting Diodes (LEDs) with wide supply voltage 8V-26V. It can be used in both Boost and SEPIC topologies.

The MP4013B drives external MOSFET with fixed frequency architecture to regulate the LED current, which is measured through an external current feedback resistor. The switching frequency can be programmed to meet kinds of applications. The cycle-by-cycle current limit can be programmed by the sense resistor on CS pin.

The MP4013B integrates a 600mV reference voltage for LED current feedback with ±1.2% accuracy; a 5V reference voltage with  $\pm 1\%$ accuracy for the reference voltage for external circuit.

The MP4013B implements both DC input analog dimming and pulse signal input analog dimming function. The amplitude of the LED current could be controlled either by the level of a DC input signal or by the duty cycle of a pulse signal. The MP4013B also employs fast and deep PWM dimming to the LED current with high dimming ratio.

MP4013B integrates Under-Voltage Lockout, Voltage Protection. Over Over Current Protection, Short LED Protection, Short Output Protection, Short Inductor/diode Protection and OTP. The fault indicator is pulled low in fault condition.

The MP4013B is available in SOIC-16 package.

# **FEATURES**

- Constant-current WLED Driver
- 600mV Feedback Voltage with ±1.2% Accuracy
- 8V-26V Input Voltage •
- Programmable Switching Frequency
- Leading Edge Blanking for Current Sense •
- High Dimming Ratio Fast PWM Dimming
- DC Input or Pulse Signal Input Analog • Dimmina
- 5V Reference Voltage with ±1% Accuracy •
- External PWM Dimming MOS Driver •
- Programmable Input Bus Voltage UVLO •
- Soft Start @ Any Startup Condition
- **Over Voltage Protection** •
- Short LED Protection •
- Short Output Protection •
- **Over Current Protection** •
- Short Inductor/Diode Protection
- Fault Indicator •
- **VIN UVLO**
- Thermal Shutdown
- Available in SOIC-16 package

# APPLICATIONS

- LCD Backlighting applications •
- DC/DC LED Driver applications •
- General Illumination •
- Industrial Lighting •
- Automotive/ Decorative LED Lighting

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance.

<sup>&</sup>quot;MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

# **TYPICAL APPLICATION**





### **ORDERING INFORMATION**

| Part Number* | Package | Top Marking |
|--------------|---------|-------------|
| MP4013BGS    | SOIC-16 | See Below   |

\* For Tape & Reel, add suffix -Z (e.g. MP4013BGS-Z);

# **TOP MARKING**

# MPSYYWW MP4013B

LLLLLLLL

MPS: MPS prefix: YY: year code; WW: week code: MP4013B: product code of MP4013BGS; LLLLLLLLL: lot number;

# **PACKAGE REFERENCE**



# ABSOLUTE MAXIMUM RATINGS <sup>(1)</sup>

| VIN, VEN, VADIM_P                            | 0.3V to 28V             |
|----------------------------------------------|-------------------------|
| V <sub>FAULT</sub>                           |                         |
| V <sub>GATE</sub> , V <sub>DIMO</sub>        | 0.3V to 19V             |
| All Other Pins                               | 0.3V to 6.5V            |
| Junction Temperature                         | 150°C                   |
| Lead Temperature                             | 260°C                   |
| Continuous Power Dissipation (T <sub>A</sub> | = +25°C) <sup>(2)</sup> |
| SOIC16                                       | 1.56 W                  |
|                                              | (2)                     |

# Recommended Operating Conditions <sup>(3)</sup>

| IN Supply Voltage VIN       | 8V to 26V      |
|-----------------------------|----------------|
| Operating Junction Temp. TJ | 40°C to +125°C |

# Thermal Resistance <sup>(4)</sup> $\theta_{JA}$ $\theta_{JC}$

SOIC-16......80.....35....°C/W

Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = ( $T_J$  (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  =24V,  $T_A$  = +25°C, unless otherwise noted.

| Parameters                                     | Symbol                | Condition                                            | Min  | Тур  | Max  | Units |
|------------------------------------------------|-----------------------|------------------------------------------------------|------|------|------|-------|
| Operating Input Voltage                        | V <sub>IN</sub>       |                                                      | 7.6  |      | 26   | V     |
| Supply Current (Quiescent)                     | Ι <sub>Q</sub>        | V <sub>FB</sub> =1V                                  |      | 1.1  | 1.3  | mA    |
| VIN Under Voltage Lockout                      | V <sub>IN-UVLO</sub>  | V <sub>IN</sub> Rising                               | 6.7  | 7.1  | 7.5  | V     |
| VIN Under Voltage Lockout Hysteresis           | V <sub>IN-HYS</sub>   |                                                      | 320  | 395  | 470  | mV    |
| Feedback                                       |                       |                                                      |      |      |      |       |
| FB Feedback Voltage                            | V <sub>FB</sub>       |                                                      | 593  | 600  | 607  | mV    |
| FB Input Current                               | I <sub>FB</sub>       | V <sub>FB</sub> =600mV                               | -0.1 |      | 0.1  | μA    |
| Reference                                      |                       |                                                      |      |      |      |       |
| Reference Voltage                              | $V_{REF}$             |                                                      | 4.95 | 5    | 5.05 | V     |
| Reference Line Regulation V <sub>REFLINE</sub> |                       | 0.1µF bypass capacitor, $I_{REF}$ =0 $V_{IN}$ =8-24V | 0    |      | 25   | mV    |
| Reference Load Regulation                      | V <sub>REFLOAD</sub>  | 0.1µF bypass capacitor,<br>I <sub>REF</sub> =0-500uA | 0    |      | 50   | mV    |
| UVLO                                           |                       | ·                                                    |      |      | •    |       |
| UVLO Threshold                                 | V <sub>UVLO</sub>     | UVLO Rising                                          | 2.25 | 2.37 | 2.49 | V     |
| UVLO Hysteresis                                | V <sub>UVLO-HYS</sub> |                                                      | 110  | 160  | 210  | mV    |
| UVLO pin Leakage Current                       | I <sub>UVLO</sub>     |                                                      | -1   |      | 1    | uA    |
| Oscillator                                     |                       |                                                      |      |      |      |       |
| Oscillator Frequency                           | f <sub>OSC1</sub>     | R <sub>T</sub> =100kΩ                                | 510  | 590  | 670  | kHz   |
| Oscillator Frequency                           | f <sub>OSC2</sub>     | R <sub>T</sub> =499kΩ                                | 112  | 130  | 148  | kHz   |
| Maximum Duty Cycle                             | D <sub>MAX</sub>      | R <sub>T</sub> =499kΩ                                | 95   | 97.5 |      | %     |
| GATE                                           |                       |                                                      |      |      |      |       |
| GATE High Threshold                            | $V_{GATE}$            |                                                      | 12   | 13   | 13.8 | V     |
| GATE Output Rise Time                          | T <sub>RISE</sub>     | C <sub>GATE</sub> =1nF                               |      | 40   |      | ns    |
| GATE Output Fall Time                          | T <sub>FALL</sub>     | C <sub>GATE</sub> =1nF                               |      | 40   |      | ns    |
| GATE Source Current <sup>(5)</sup>             | I <sub>GATE-SO</sub>  | V <sub>GATE</sub> =0V                                |      | 1.5  |      | Α     |
| GATE Sink Current <sup>(5)</sup>               | I <sub>GATE-SI</sub>  | V <sub>GATE</sub> =13V                               |      | 0.7  |      | А     |
| Enable                                         |                       |                                                      |      |      | •    |       |
| EN High Threshold                              | $V_{\text{EN-HI}}$    | V <sub>EN</sub> Rising                               | 1.5  |      |      | V     |
| EN Low Threshold                               | V <sub>EN-LO</sub>    | V <sub>EN</sub> Falling                              |      |      | 0.8  | V     |
| EN Input Current                               | I <sub>EN</sub>       | V <sub>EN</sub> =3.3V                                |      | 3    | 4    | μA    |
| PWM Dimming                                    |                       |                                                      |      |      |      |       |
| PWM High Threshold                             | V <sub>PWMI-HI</sub>  | V <sub>PMW</sub> Rising                              | 1.5  |      |      | V     |
| PWM Low Threshold                              | V <sub>PWMI-LO</sub>  | V <sub>PMW</sub> Falling                             |      |      | 0.8  | V     |
| PWM Pull-down Resistance                       | R <sub>PWM</sub>      |                                                      |      | 1    |      | MΩ    |

| Parameters                                                                                     | Symbol                        | Condition                            | Min  | Тур   | Max  |
|------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------------|------|-------|------|
| DIMO                                                                                           |                               | ·                                    |      |       |      |
| DIMO High Threshold                                                                            | V <sub>DIMO</sub>             | V <sub>IN</sub> =24V                 | 12.8 | 13.3  | 13.8 |
| DIMO Source Current <sup>(5)</sup>                                                             | I <sub>DIMO-SO</sub>          | V <sub>DIMO</sub> =0V                |      | 0.1   |      |
| DIMO Sink Current <sup>(5)</sup>                                                               | I <sub>DIMO-SI</sub>          | V <sub>DIMO</sub> =13V               |      | 0.2   |      |
| Analog Dimming                                                                                 |                               |                                      |      |       |      |
| Maximum Analog Dimming Threshold                                                               | V <sub>ADMAX</sub>            |                                      | 2.25 | 2.34  | 2.43 |
|                                                                                                |                               | V <sub>ADIM</sub> =24mV              |      | 9.8   |      |
|                                                                                                |                               | V <sub>ADIM</sub> =100mV             |      | 28.4  |      |
| Dimming Linearity                                                                              | $V_{FB\_ADIM}$                | V <sub>ADIM</sub> =240mV             |      | 63.3  |      |
|                                                                                                |                               | V <sub>ADIM</sub> =480mV             |      | 123.3 |      |
|                                                                                                |                               | V <sub>ADIM</sub> =720mV             |      | 183.3 |      |
| ADIM_P High Threshold                                                                          | V <sub>ADIM PHI</sub>         |                                      | 1.5  |       |      |
| ADIM_P Low Threshold                                                                           | V <sub>ADIM PLO</sub>         |                                      |      |       | 0.8  |
| ADIM_P Pull Down Resistor                                                                      | R <sub>ADIM P</sub>           |                                      |      | 1     |      |
| ADIM_P Floating (when the voltage high than this level, IC take it as no pulse signal applied) | $V_{\text{ADIM}_{\text{PF}}}$ |                                      | 6    | 6.45  | 6.9  |
| Current Sense                                                                                  |                               |                                      |      |       |      |
| Current Limit Value                                                                            | V <sub>CL</sub>               | Duty=0                               | 435  | 485   | 535  |
| OCP Detect Voltage                                                                             | V <sub>OCP</sub>              | Over Current Protection              |      | 490   |      |
| Leading Edge Blanking Time                                                                     | T <sub>BLANK</sub>            |                                      | 100  | 180   | 250  |
| Compensation                                                                                   |                               |                                      |      |       |      |
| Transconductance of Error Amplifier                                                            | $G_{EA}$                      |                                      | 280  | 370   | 460  |
| Maximum Sourcing/Sinking Current                                                               | $I_{EA}$                      |                                      |      | 80    |      |
| Soft Start Current                                                                             | I <sub>SS</sub>               | V <sub>FB</sub> <0.8*IREF            | 15   | 22    | 30   |
| Time for COMP Saturated Protection Detection                                                   | T <sub>COMP</sub>             |                                      |      | 2048  |      |
| Over Voltage Protection                                                                        |                               |                                      |      |       | •    |
| OVP Threshold                                                                                  | $V_{\text{OVP-TH}}$           |                                      | 4.9  | 5     | 5.1  |
| OVP Threshold Hysteresis                                                                       | V <sub>OVP-HYS</sub>          |                                      |      | 440   |      |
| SCP Protection Threshold                                                                       | V <sub>OVP-SCP</sub>          |                                      | 250  | 300   | 350  |
| Output Short Protection                                                                        |                               |                                      |      |       |      |
| FB Short Protection Threshold                                                                  |                               |                                      | 1.15 | 1.22  | 1.29 |
| Propagation time for short circuit detection                                                   | T <sub>OFF</sub>              | FB=1.3V, FAULT goes form high to low |      | 1.4   | 2    |
| Thermal Shutdown <sup>(5)</sup>                                                                |                               | -                                    |      | 160   |      |

Notes:

5) Guaranteed by design

Units

V А А

V mV mV mV mV mV V V MΩ

V

mV

mV ns

µA/V

μA μA

cycle

٧ mV mV

V

μs °C



MP4013B Rev. 1.01 12/8/2016 M

T<sub>J</sub> (°C)

www.MonolithicPower.com

MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.

© 2016 MPS. All Rights Reserved.

T<sub>J</sub> (℃)

T<sub>J</sub> (°C)



87

85 L 36

42

48

**INPUT VOLTAGE (V)** 

54

60

 $PVIN_{(bus voltage)} = 36V, VIN_{(IC supply)} = 12V, V_{LED} = 150V, I_{LED} = 240mA, f_{S} = 100kHz, L = 330\mu H. Otherwise noticed.$ 



90 ∟ 45

60 75

90 105 120 135 150

LED VOLTAGE (V)

PVIN<sub>(bus voltage)</sub>=36V, VIN<sub>(IC supply)</sub>=12V, V<sub>LED</sub>=150V, I<sub>LED</sub>=240mA, f<sub>S</sub>=118kHz, L=330µH. Otherwise noticed.



MP4013B Rev. 1.01 12/8/2016

100ms/div.

LED

200mA/div.

www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2016 MPS. All Rights Reserved.

4µs/div.

SHORT

10ms/div.

200mA/div.

 $PVIN_{(bus \ voltage)} = 36V, \ VIN_{(IC \ supply)} = 12V, \ V_{LED} = 150V, \ I_{LED} = 240mA, \ f_S = 100kHz, \ L = 330\mu H. \ Otherwise noticed.$ 



# **PIN FUNCTIONS**

| Pin # | Name    | Pin Function                                                                                                                                                                                                                                                                                                                                 |
|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | VIN     | Input Supply Pin, 8-26V. It is the input of internal linear regulator. Must be locally bypassed.                                                                                                                                                                                                                                             |
| 2     | FAULT   | Fault Indication Output Pin, open drain. FAULT is high-Z during normal operation, and pulled to GND when fault is triggered.                                                                                                                                                                                                                 |
| 3     | GATE    | External MOSFET Gate Driver Pin.                                                                                                                                                                                                                                                                                                             |
| 4     | UVLO    | Input Voltage Bus UVLO Pin. A voltage higher than UVLO threshold (2.37V) to enable IC.                                                                                                                                                                                                                                                       |
| 5     | GND     | Ground.                                                                                                                                                                                                                                                                                                                                      |
| 6     | CS      | Switch Current Sense Input Pin. It is used to sense the current of the external power FET. It integrates a built-in blanking time to avoid switching noise interruption.                                                                                                                                                                     |
| 7     | RT      | Switching frequency set Pin. A resistor connected between this pin and GND sets the frequency.                                                                                                                                                                                                                                               |
| 8     | REF     | Reference Output Pin. 5V reference voltage with ±1% accuracy. Must be locally bypassed.                                                                                                                                                                                                                                                      |
| 9     | PWM     | PWM Dimming Input Pin. Apply a PWM signal on this pin for brightness control. The GATE and DIMO are disabled when PWM signal is low. The GATE and DIMO are enabled when PWM signal is high.                                                                                                                                                  |
| 10    | DIMO    | External Dimming MOS Driving Signal Pin. This pin is pulled down to GND when the PWM signal is Low, or the protection is triggered.                                                                                                                                                                                                          |
| 11    | ADIM_P  | Pulse signal Input Analog Dimming Input Pin. Apply a high-frequency pulse signal on this pin while doing pulse signal input analog dimming. Pull this pin high (>6.9V) to disable the pulse-signal-input analog dimming function.                                                                                                            |
| 12    | ADIM    | Analog Dimming Input Pin. Apply a DC voltage from 0 to 2.34V to adjust the amplitude of LED current from minimum to full scale to implement the DC analog dimming function. Place a capacitor on this pin while doing pulse signal input analog dimming. Keep the voltage of this pin higher than 2.43V when analog dimming is not required. |
| 13    | COMP    | Compensation Pin. This pin is used to compensate the regulation control loop. Connect a capacitor or a series RC network from COMP to GND. COMP pin is also used for soft start. At IC start up, the internal error sourcing/sinking current is limited until the output current reaches 80% of setting current.                             |
| 14    | FB      | Feedback Input Pin. 600mV internal feedback voltage. Connect a current sense resistor from FB to GND. The FB voltage is higher than 1.22V for 1us, the short load protection is triggered, and IC latch off.                                                                                                                                 |
| 15    | OVP     | Over Voltage Protection Input Pin. Connect a resistor divider from output to this pin to program the OVP threshold. When the voltage of this pin reaches 5V, the MP4013B triggers over voltage protection.                                                                                                                                   |
| 16    | EN/SYNC | Enable/Switching frequency Synchronization Pin. A high level to enable the IC. Apply a high frequency (>40kHz) pulse signal on this pin, the switching frequency can be synchronized.                                                                                                                                                        |

# **OPERATION**

MP4013B drives external MOSFET with current mode architecture to regulate the LED current, which is measured through an external current sense resistor.

MP4013B employs a special circuit for regulating the internal power supply, which covers a wide input voltage from 8V to 26V. MP4013B has a 5V reference with  $\pm$ 1% accuracy, which is used as the reference of external circuit.

The switching frequency of MP4013B can be programmed through the resistor between RT pin and GND to meet variable specifications.

The slope compensation is integrated to avoid sub harmonic resonant when duty cycle is greater than 0.5. The cycle-by-cycle current limit can be programmed by the sense resistor on CS pin.

MP4013B implements both DC input analog dimming and pulse signal input analog dimming.

MP4013B integrates Under-Voltage Lockout, Over Voltage Protection, Over Current Protection, Short LED protection, Short Circuit Protection, Short Inductor/diode Protection and OTP.





#### Soft Start

MP4013B implements soft start by limiting the current of the internal error amplifier when startup. The COMP is firstly jump to its clamp voltage (~0.3V), and then the sourcing/ sinking current of the internal error amplifier is limited to charge up external COMP capacitor. IC is always in soft start mode until the output current reaches 0.8 of the setting value to achieve the soft start.

The soft start process is showing the figure 2, note that the VIN UVLO, UVLO and EN get the same priority to ensure the soft start at any startup condition.



Figure 2: Soft Start Process

#### **Analog Dimming**

MP4013B implements DC input analog dimming and pulse signal input analog dimming.

For DC input analog dimming, apply a DC voltage from 0-2.34V on ADIM pin to linearly adjust internal LED current reference voltage from minimum to the maximum value.

For pulse-signal-input analog dimming, place a capacitor on the ADIM pin and apply a pulse signal (>10 kHz recommended) on ADIM\_P pin. This external pulse signal is adjusted internally and forms an internal pulse signal with the same duty and internal reference amplitude. Through an R-C filter, the average voltage of this internal pulse signal is gotten on ADIM pin. Adjust the duty cycle of the pulse signal on ADIM\_P to

adjust the voltage on ADIM pin and realize the pulse signal input analog dimming.

Pull ADIM\_P high (>6.9V) to disable the pulse-signal-input analog dimming.

Connect ADIM pin to 2.43V or higher, if neither analog dimming or pulse-signal-input analog dimming is not used.



Figure 3: Analog Dimming Functional Block

#### **PWM Dimming**

PWM dimming can be achieved by applying a PWM signal on PWM pin. When the PWM signal is high, the GATE and DIMO outputs are enabled, and the output of the internal error amplifier is connected to the external compensation network. So the LED current is regulated accurately. When the PWM signal goes low, the GATE signal is disabled, and the DIMO pin is pulled down to GND to turn off the external dimming MOSFET. Meanwhile, the output of the internal EA is disconnected from the compensation network. Thus, the COMP voltage will be held by the external capacitor. And the dimming MOSFET can prevent the output voltage from being discharged, which helps to achieve the high-speed and deep-ratio PWM dimming with better linear dimming performance.

To avoid the LED flicker in small ratio PWM dimming such as 0.1% PWM dimming duty, the

oscillator is synchronized by the PWM dimming signal.

#### Protection

MP4013B includes Under-Voltage Lockout, Over Voltage Protection, Short Load Protection, Short Circuit Protection, Over Current Protection and Short Inductor/diode Protection. If the fault conditions are detected, the Gate, DIMO, COMP and Fault pins are pulled down.

#### A Under Voltage Lockout

MP4013B integrates VIN UVLO. The internal circuit does not work until the VIN voltage reaches 7.1V. The hysteresis of VIN UVLO is 395mV.

#### **B. Over Voltage Protection**

The Over Voltage Protection is detected by the voltage of OVP pin. When the OVP voltage rise to its high threshold, the over voltage protection is triggered. The GATE, DIMO, COMP and Fault pin are pulled down. After the OVP voltage decreases to its low threshold, the IC tries to recover.

#### **C. Short Load Protection**

In short load condition, a large short current will be detected by FB sense resistor. If the FB sensed voltage is higher than 1.22V for 1.4us, the Short Load Protection is triggered, IC latch off, and FAULT pin pulls to low.

#### **D. Short Circuit Protection**

When short circuit at normal operation, the output voltage is pulled low and no current is sensed on FB pin. If the conditions OVP<300mV, FB<0.3×IREF, COMP>1V are satisfied, the protection is triggered and IC latch off.

Fig 5 shows another circuit for the short circuit protection. It uses a PMOS for PWM dimming and also for short circuit protection. When LED+ is shorted to GND, the MP4013B disables the output of DIMO, and the PMOS is disconnected.





#### E. Over Current Protection (Short Inductor/ Diode Protection)

MP4013B implements cycle-by-cycle current limit function for protection. In normal operation caused by over load and lower input voltage, the over current protection can be recoverable.

In some unexpected cases, like inductor or diode short cases, when the voltage of CS pin which is detected by external CS sense resistor hits latch off current limit value within mini-on time (around 300ns) for 7 consecutive cycles, the Over Current Protection is triggered, IC latch off.

#### F. LED- to GND Short Protection

In LED- to GND short condition, FB pin sense no current that makes the COMP charge to its saturated value. When COMP keeps saturated for 2048 switching cycles and FB is below 30% of internal IREF, protection is triggered, IC latches off.

# **APPLICATION INFORMATION**

#### **LED Current Setting**

The LED current is set by LED current sense resistor ( $R_{FB}$ ).

$$R_{FB} = \frac{600mV}{I_{LED}}$$

#### **Switching Frequency Setting**

The switching frequency is set by an external frequency resistor on RT pin.

$$R_{T}(k\Omega) = \frac{6.8 \times 10^4}{f_{S}(kHz)} - 15.6$$

Set switching frequency to 100 kHz, a 664kOhm resistor is needed.

#### **Selecting Inductor**

Select the inductor to make the circuit work in CCM (Continuous Conduction Mode).

$$L = \frac{V_{IN} \times (V_O - V_{IN})}{V_O \times \Delta I_L \times f_S}$$

Where,  $\Delta I_L$  is the peak-to-peak current of inductor current. Design the  $\Delta I_L$  30% to 60% of inductor average current.

$$I_{L_{AVG}} = \frac{V_{O} \times I_{LED}}{V_{IN}}$$

Make sure the inductor saturated current is greater than the inductor peak current.

$$I_{L_{PK}} = I_{L_{AVG}} + \frac{1}{2} \Delta I_{L}$$

#### **Current Sense Resistor Setting**

The cycle-by cycle current limit and slope compensation are both integrated. The current limit value can be programmed by the external CS resistor which connects from CS pin to GND. The maximum value of CS sense resistor can be set as follow:

$$R_{\text{CS1}}(\Omega) = \frac{0.435\text{-}0.27\times D}{I_{\text{L}_{pk}}}$$

The D is duty cycle of GATE signal, in CCM,

$$D = 1 - \frac{V_{IN}}{V_O}$$

The  $I_{L_{PK}}$  is the peak current of inductor. The slope compensation is integrated to avoid sub-

harmonic resonant when duty is larger than 0.5 in CCM. The following must be satisfied.

$$\mathsf{R}_{\mathsf{CS2}}(\Omega) = 5.4 \times \frac{\mathsf{L}(\mu\mathsf{H}) \times \mathsf{fs}(\mathsf{k}\mathsf{Hz})}{\mathsf{V}_{\mathsf{L}}(\mathsf{V})} \times 10^{-4}$$

Where,  $V_{\text{L}}$  is the voltage across the inductor at GATE off.

$$V_L(V) = V_{O max} - V_{IN min}$$

The CS resistance must be smaller than  $R_{\text{CS1}}$  and  $R_{\text{CS2}}$ 

#### **Over Voltage Protection Setting**

Choose a voltage divider (R1, R2 in typical application) to set the over voltage protection threshold:

$$V_{\rm OVP} = 5V \times \frac{R1 + R2}{R2}$$

Normally set the OVP point 10%-20% higher than normal operation output voltage.

#### **Bus Voltage UVLO Setting**

Choose a voltage divider (R3, R4 in typical application) to set the Input Bus Voltage UVLO point

$$V_{_{UVLO}}=2.37V\times\frac{R3+R4}{R3}$$

Normally, set the Bus voltage UVLO point about 10%-20% lower than minimum input bus voltage.

#### Selecting MOSFET and Diode

There are 2 MOSFET for MP4013B applications. One is for boost converter, the power MOSFET; and the other is for PWM dimming, the dimming MOSFET.

Choose the power MOS with voltage rating at least 20% higher than OVP voltage to ensure the safety in all condition. The RMS current of the MOSFET can be calculated as follow.

$$I_{\text{RMS}} = \sqrt{D \times (I_{\text{L}} \text{AVG}^2 + \frac{1}{12} \Delta I_{\text{L}}^2)}$$

Choose the dimming MOS with the voltage rating 20% higher than OVP voltage, and the current rating is about 3-5 of LED current.

Choose the diode with voltage rating greater than OVP point, at least 20% higher than OVP point, and the current rating greater than LED current.

#### **Selecting Input Capacitor**

The input capacitor reduces the surge current drawn from the input supply and switching noise from the device. Use ceramic capacitor with X7R dielectrics with low ESR and small temperature coefficients.

Select a capacitor to limit the input voltage ripple  ${\scriptstyle \bigtriangleup}\,V_{\text{IN}}$  to less than 5% to 10% of its DC value.

$$C_{\text{IN}} \ge \frac{\Delta I_{\text{L}}}{8 \times \Delta V_{\text{IN}} \times f_{\text{s}}}$$

#### **Selecting Output Capacitor**

The output capacitor limits the output voltage ripple  $\triangle V_0$  (normally less than 1% to 5% of its DC value), and ensure feedback loop stability.

$$C_{\text{OUT}} \geq \frac{I_{\text{LED}} \times (V_{\text{O}} - V_{\text{IN}})}{\Delta V_{\text{O}} \times f_{s} \times V_{\text{O}}}$$

#### **Compensation Network Setting**

The MP4013B implements peak-current-mode control to regulate the LED current through a compensation network on COMP pin. Usually a RCC network is adopted for most applications, as showing in Figure 5.



#### **Figure 5: Compensation Network**

The transfer function of the compensation network is (assume  $C_Z >> C_P$ ):

$$EA(s) \approx \frac{G_{\text{EA}} \times R_{\text{FB}}}{R_{\text{FB}} + R_{\text{LED}_{\text{AC}}}} \times \frac{1}{s \times C_z} \times \frac{1 + s \times C_z \times R_{\text{COMP}}}{1 + s \times C_P \times R_{\text{COMP}}}$$

Where,  $G_{EA}$  is the transconductance of internal error amplifier.  $G_{EA}$ =370uA/V.  $R_{LED AC}$  is the

dynamic resistor of LED load, which can be gotten from

$$\mathsf{R}_{\mathsf{LED}_{\mathsf{AC}}} = \frac{\Delta \mathsf{V}_{\mathsf{LED}}}{\Delta \mathsf{I}_{\mathsf{LED}}}$$

The zero of compensation network is

$$f_{Z_EA} = \frac{1}{2\pi \times C_Z \times R_{COMP}}$$

The pole of this compensation network is

$$f_{P_EA} = \frac{1}{2\pi \times C_P \times R_{COMP}}$$

The power stage of boost converter is

$$f_{P_PS} = \frac{1}{2\pi \times (\frac{V_O}{I_{LED}} / / (R_{LED_AC} + R_{FB})) \times C_{OUT}}$$

Where,  $V_O$  is output voltage,  $I_{LED}$  is LED current,  $C_{OUT}$  is output capacitance. The right-half-plane (RHP) zero of boost converter stage is:

$$f_{RHP_Z} = \frac{(1-D)^2 \times \frac{V_O}{I_{LED}}}{2\pi \times L}$$

Choose the cross frequency fc below 1/3 of  $f_{\text{RHP}\_Z}$  to get the  $R_{\text{COMP}}$  value as follow.

$$R_{\text{COMP}} = \frac{R_{\text{LED}\_\text{AC}} + R_{\text{FB}}}{R_{\text{FB}}} \frac{fc \times C_{\text{OUT}} \times 2\pi}{G_{\text{EA}} \times (1-D) \times G_{\text{CS}}}$$

Where, G<sub>CS</sub> is conductance of CS circuit.

The zero of the compensation network is to compensate the power-stage pole.

$$C_{z} = \frac{1}{2\pi \times f_{PS} P \times R_{COMP}}$$

The pole of the compensation network is to compensate the RHP zero.

$$C_{P} = \frac{1}{2\pi \times f_{RHP} \quad z \times R_{COMP}}$$

#### **Gate Drive Design**

A 10-20  $\Omega$  gate resistor is recommended as following figure.

www.MonolithicPower.com

MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2016 MPS. All Rights Reserved.



Figure 6: Gate Drive w/ Resistor

# **TYPICAL APPLICATION CIRCUIT**



# PACKAGE INFORMATION

SOIC-16



**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.