COMPLIANT HALOGEN FREE ## **Integrated DrMOS Power Stage** #### **DESCRIPTION** The SiC769ACD is an integrated solution that contains PWM optimized n-channel MOSFETs (high side and low side) and a full featured MOSFET driver IC. The device complies with the Intel DrMOS standard for desktop and server $V_{\rm core}$ power stages. The SiC769ACD delivers up to 35 A continuous output current and operates from an input voltage range of 3 V to 16 V. The integrated MOSFETs are optimized for output voltages in the ranges of 0.8 V to 2.0 V with a nominal input voltage of 12 V. The device can also deliver very high power at 5 V output for ASIC applications. The SiC769ACD incorporates an advanced MOSFET gate driver IC. This IC accepts a single PWM input from the $\rm V_R$ controller and converts it into the high side and low side MOSFET gate drive signals. The driver IC is designed to implement the skip mode (SMOD) function for light load efficiency improvement. Adaptive dead time control also works to improve efficiency at all load points. The SiC769ACD has a thermal warning (THDN) that alerts the system of excessive junction temperature. The driver IC includes an enable pin, UVLO and shoot through protection. The SiC769ACD is optimized for high frequency buck applications. Operating frequencies in excess of 1 MHz can easily be achieved. The SiC769ACD is packaged in Vishay Siliconix high performance PowerPAK MLP6 x 6 package. Compact co-packaging of components helps to reduce stray inductance, and hence increases efficiency. #### **FEATURES** - Integrated Gen III MOSFETs and DrMOS compliant gate driver IC - Enables V<sub>core</sub> switching at 1 MHz - Easily achieve > 90 % efficiency in multi-phase, low output voltage solutions - Low ringing on the VSWH pin reduces EMI - Pin compatible with DrMOS 6 x 6 version 3.0 - Tri-state PWM input function prevents negative output voltage swing - 3.3 V logic levels on PWM - MOSFET threshold voltage optimized for 5 V driver bias supply - Automatic skip mode operation (SMOD) for light load efficiency - Under-voltage lockout - · Built-in bootstrap Schottky diode - · Adaptive deadtime and shoot through protection - · Thermal shutdown warning flag - Low profile, thermally enhanced PowerPAK<sup>®</sup> MLP 6 x 6 40 pin package - Halogen-free according to IEC 61249-2-21 definition - Compliant to RoHS directive 2002/95/EC #### **APPLICATIONS** - · CPU and GPU core voltage regulation - Server, computer, workstation, game console, graphics boards, PC #### **SIC769ACD APPLICATION DIAGRAMM** Figure 1 ## SiC769ACD ## Vishay Siliconix | ORDERING INFORMATION | | | | | |----------------------|-------------------|--|--|--| | Part Number | Package | | | | | SiC769ACD-T1-GE3 | PowerPAK MLP66-40 | | | | | SiC769ADB | Reference board | | | | | Parameter | Symbol | Min. | Max. | Unit | |-------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|------------------------|------| | Input Voltage | V <sub>IN</sub> | - 0.3 | 20 | | | Switch Node Voltage (DC) | V <sub>SW</sub> | - 0.3 | 20 | | | Drive Input Voltage | V <sub>DRV</sub> | - 0.3 | 7.0 | | | Control Input Voltage | V <sub>CIN</sub> | - 0.3 | 7.0 | | | Logic Pins | V <sub>PWM</sub> , V <sub>DSBL#</sub> ,<br>V <sub>THDN</sub> , V <sub>SMOD</sub> | - 0.3 | V <sub>CIN</sub> + 0.3 | V | | Boot Voltage DC (referenced to C <sub>GND</sub> ) | V | - 0.3 | 27 | | | Boot Voltage < 200 ns Transient (referenced to C <sub>GND</sub> ) | V <sub>BS</sub> | - 0.3 | 29 | | | Boot to Phase Voltage DC | V | - 0.3 | 7 | | | Boot to Phase Voltage < 200 ns | V <sub>BS_PH</sub> | - 0.3 | 9 | | | Ambient Temperature Range | T <sub>A</sub> | - 40 | 125 | | | Maximum Junction Temperature | T <sub>J</sub> | | 150 | | | Storage Junction Temperature | T <sub>STG</sub> | - 65 | 150 | °C | | Soldering Peak Temperature | | | 260 | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating/conditions for extended periods may affect device reliability. | RECOMMENDED OPERATING CONDITIONS | | | | | | | | |----------------------------------|--------------------|------|------|------|--------------|--|--| | Parameter | Symbol | Min. | Тур. | Max. | Unit | | | | Input Voltage | V <sub>IN</sub> | 3.0 | 12 | 16 | | | | | Control Input Voltage | V <sub>CIN</sub> | 4.5 | | 5.5 | \ \ <u>\</u> | | | | Drive Input Voltage | V <sub>DRV</sub> | 4.5 | | 5.5 | ľ | | | | Switch Node | V <sub>SW_DC</sub> | | 12 | 16 | | | | #### Note: a. Recommended operating conditions are specified over the entire temperature range, and all voltages referenced to P<sub>GND</sub> = C<sub>GND</sub> unless otherwise noted. | THERMAL RESISTANCE RATINGS | | | | | | | |--------------------------------------------------------|-----------------------|------|------|------|--|--| | Parameter | Symbol | Тур. | Max. | Unit | | | | Maximum Power Dissipation at T <sub>PCB</sub> = 25 °C | P <sub>D_25C</sub> | | 25 | W | | | | Maximum Power Dissipation at T <sub>PCB</sub> = 100 °C | P <sub>D_100C</sub> | | 10 | ] vv | | | | Thermal Resistance from Junction to Top | R <sub>th J TOP</sub> | | 15 | 0C/M | | | | Thermal Resistance from Junction to PCB | R <sub>th J PCB</sub> | | 5 | °C/W | | | a. $T_A$ = 25 °C and all voltages referenced to $P_{GND}$ = $C_{GND}$ unless otherwise noted. | | | Test Conditions Unless Specified | | | | | |------------------------------------------------------|------------------------|---------------------------------------------------------------------|------|-------------------|------|------| | | | $V_{DSBL\#} = V_{SMOD} = 5 V$ | | | | | | | | $V_{IN} = 12 \text{ V}, V_{VDRV} = V_{VCIN} = 5 \text{ V},$ | | | | | | Parameter | Symbol | T <sub>A</sub> = 25 °C | Min. | Typ. <sup>a</sup> | Max. | Unit | | Power Supplies | | | | | | | | | | $V_{DSBL\#} = 0 V$ , no switching | | 20 | | | | V <sub>CIN</sub> Control Input Current | I <sub>VCIN</sub> | $V_{DSBL\#} = 5 \text{ V}$ , no switching | | 400 | | μΑ | | | | $V_{DSBL\#} = 5 \text{ V}, f_s = 300 \text{ kHz}, D = 0.1$ | | 600 | | | | Drive Input Current (Dynamic) | | $f_s = 300 \text{ kHz}, D = 0.1$ | | 14 | 18 | mA | | Drive input Current (Dynamic) | I <sub>VDRV</sub> | f <sub>s</sub> = 1000 kHz, D = 0.1 | | 40 | 54 | IIIA | | Bootstrap Supply | | | | | | | | Bootstrap Switch Forward Voltage | V <sub>BS Diode</sub> | V <sub>VCIN</sub> = 5 V, forward bias current 2 mA | | 0.60 | 0.75 | V | | Control Inputs (PWM, DSBL#, SMOD) | | | • | | | | | PWM Rising Threshold | $V_{th\_pwm\_r}$ | | 1.8 | 2 | 2.3 | | | PWM Falling Threshold | V <sub>th_pwm_f</sub> | | 0.8 | 1.0 | 1.2 | ., | | PWM Tristate Rising Threshold | V <sub>th_tri_r</sub> | | 0.9 | 1.3 | 1.8 | V | | PWM Tristate Falling Threshold | V <sub>th_tri_f</sub> | | 1.6 | 1.8 | 2 | | | PWM Tristate Rising Threshold Hysteresis | V <sub>hys_tri_r</sub> | | | 220 | | | | PWM Tristate Falling Threshold Hysteresis | V <sub>hys_tri_f</sub> | | | 240 | | mV | | Tristate Hold-Off Time <sup>b</sup> | t <sub>TSHO</sub> | | | 150 | | ns | | DWM I was a Comment | _ | V <sub>PWM</sub> = 3.3 V | | 22 | | | | PWM Input Current | I <sub>PWM</sub> | $V_{PWM} = 0 \text{ V}$ | | - 17 | | μΑ | | 01400 0001 11 1 1 1 1 1 1 1 1 1 1 1 1 1 | V <sub>LOGIC_LH</sub> | Rising (low to high) | 2.0 | | | ``, | | SMOD, DSBL# Logic Input Voltage | V <sub>LOGIC_LH</sub> | Falling (high to low) | | | 0.8 | V | | Pull Down Impedance | R <sub>THDN</sub> | 5 to a state and on to V | | 40 | | Ω | | THDN Output Low | V <sub>THDNL</sub> | 5 kΩ resistor pull-up to $V_{CIN}$ | | 0.04 | | V | | Protection | | | | <u>I</u> | | | | Thermal Warning Flag Set | | | | 150 | | | | Thermal Warning Flag Clear | | | | 135 | | °C | | Thermal Warning Flag Hysteresis | | | | 15 | | | | Under Voltage Lockout (V <sub>CIN</sub> ) | ., | Rising, on threshold | | 3.3 | 3.9 | | | Under Voltage Lockout (V <sub>CIN</sub> ) | V <sub>UVLO</sub> | Falling, off threshold | 2.5 | 2.9 | | V | | Under Voltage Lockout Hysteresis (V <sub>CIN</sub> ) | V <sub>UVLO_HYST</sub> | <u> </u> | 1 | 400 | | mV | | High Side Gate Discharge Resistor <sup>b</sup> | R <sub>HS_DSCRG</sub> | V <sub>VDRV</sub> = V <sub>VCIN</sub> = 0 V; V <sub>IN</sub> = 12 V | 1 | 20.2 | | kΩ | a. Typical limits are established by characterization and are not production tested. b. Guaranteed by design. | MOSFET SPECIFICATIONS | | | | | | | |-----------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------|------|-------------------|------|------| | Parameter | Symbol | Test Conditions Unless Specified $V_{VCIN} = V_{DSBL\#} = 5 \text{ V},$ $V_{VIN} = 12 \text{ V}, T_A = 25 \text{ °C}$ | Min. | Typ. <sup>a</sup> | Max. | Unit | | | $V_{DS}$ | $V_{GS} = 0 \text{ V}, I_{DS} = 250 \mu\text{A}$ | 20 | | | V | | High Side | R <sub>DS(on)_H</sub> | V <sub>GH</sub> = 5 V, resistance measured at package pins | | 6.0 | | mΩ | | | V <sub>DS</sub> | $V_{GS} = 0 \text{ V}, I_{DS} = 250 \mu\text{A}$ | 20 | | | V | | Low Side | R <sub>DS(on)_L</sub> | V <sub>GL</sub> = 5 V, resistance measured at package pins | | 1.7 | | mΩ | ### Note: a. Typical MOSFET parameters are provided as a design guide. | TIMING SPECIFICATIONS | S | | | | | | |------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Parameter | Symbol | Test Conditions Unless Specified $V_{VDRV} = V_{VCIN} = V_{DSBL\#} = 5 \text{ V},$ $V_{VIN} = 12 \text{ V}, T_A = 25 \text{ °C}$ | Min. | Тур. | Max. | Unit | | Turn Off Propagation Delay<br>High Side <sup>a</sup> | t <sub>d_off_</sub> HS | 25 % of PWM to 90 % of GH | 10 | 20 | 30 | | | Rise Time High Side | t <sub>r_HS</sub> | 10 % to 90 % of GH | | 8 | | | | Fall Time High Side | t <sub>f_HS</sub> | 90 % to 10 % of GH | | 8 | | | | Turn Off Propagation Delay<br>Low Side <sup>a</sup> | t <sub>d_off_LS</sub> | 75 % of PWM to 90 % of GL | 10 | 20 | 30 | ns | | Rise Time Low Side | t <sub>r_LS</sub> | 10 % to 90 % of GL | | 8 | | | | Fall Time Low Side | t <sub>f_LS</sub> | 90 % to 10 % of GL | | 8 | | | | Dead Time Rising | t <sub>dead_on</sub> | 10 % of GL to 10 % of GH | | 15 | | | | Dead Time Falling | t <sub>dead_off</sub> | 10 % of GH to 10 % of GL | | 15 | | | Note: #### **TIMING DEFINITIONS** | Region | Definition | Symbol | |--------|-------------------------------|------------------------| | 1 | Turn off propagation delay LS | t <sub>d_off_</sub> LS | | 2 | Fall time LS | t <sub>f_LS</sub> | | 3 | Dead time rising | t <sub>dead_on</sub> | | 4 | Rise time HS | t <sub>r_HS</sub> | | 5 | Turn off propagation delay HS | t <sub>d_off_</sub> HS | | 6 | Fall time HS | t <sub>f_</sub> HS | | 7 | Dead time falling | t <sub>dead_off</sub> | | 8 | Rise time LS | t <sub>r_LS</sub> | Note: GH is referenced to the high side source. GL is referenced to the low side source. a. Min. and Max. are not 100 % production tested. #### **SIC769ACD BLOCK DIAGRAM** Figure 2 Voltage Input (V<sub>IN</sub>) This is the power input to the drain of the high-side Power MOSFET. This pin is connected to the high power intermediate BUS rail. #### **PWM Input with Tristate Function** The PWM input receives the PWM control signal from the V<sub>B</sub> controller IC. The PWM input is designed to be compatible with standard controllers using two state logic (H and L) and advanced controllers that incorporate Tristate logic (H, L and Tristate) on the PWM output. For two state logic, the PWM input operates as follows. When PWM is driven above $V_{th\ pwm\ r}$ the low side is turned off and the high side is turned on. When PWM input is driven below $V_{th\_pwm\_f}$ the high side turns off and the Low side turns on. For Tristate logic, the PWM input operates as above for driving the MOSFETs. However, there is an third state that is entered into as the PWM output of Tristate compatible controller enters its high impedance state during shut-down. The high impedance state of the controller's PWM output allows the SiC769ACD to pull the PWM input into the Tristate region (see the Tristate Voltage Threshold Diagram below). If the PWM input stays in this region for the Tristate Hold-Off Period, $t_{TSHO}$ , both high side and low side MOSFETs are turned off. This function allows the V<sub>R</sub> phase to be disabled without negative output voltage swing caused by inductor ringing and saves a Schottky diode clamp. The PWM and Tristate regions are separated by hysteresis to prevent false triggering. The SiC769ACD incorporates logic thresholds that compatible with 3.3 V logic. #### Disable (DSBL#) In the low state, the DSBL# pin shuts down the driver IC and disables both high-side and low-side MOSFET. In this state, the standby current is minimized. If DSBL# is left unconnected an internal pull-down resistor will pull the pin down to $C_{\mbox{\footnotesize GND}}$ and shut down the IC. #### Diode Emulation Mode (SMOD) Skip Mode When SMOD pin is low the diode emulation mode is enabled. This is a non-synchronous conversion mode that improves light load efficiency by reducing switching losses. Conducted losses that occur in synchronous buck regulators when inductor current is negative are also reduced. Circuitry in the gate drive IC detects when inductor current crosses zero and automatically stops switching the low side MOSFET. See SMOD Operation Diagram for additional details. This function can also be used for a pre-biased output voltage. If SMOD is left unconnected, an internal pull up resistor will pull the pin up to V<sub>CIN</sub> (Logic High) to disable the diode emulation #### Thermal Shutdown Warning (THDN) The THDN pin is an open drain signal that flags the presence of excessive junction temperature. Connect a maximum of 20 $k\Omega$ to pull this pin up to $V_{CIN}$ . An internal temperature sensor detects the junction temperature. The temperature threshold is 150 °C. When this junction temperature is exceeded the THDN flag is set. When the junction temperature drops below 135 °C the device will clear the THDN signal. The SiC769ACD does not stop operation when the flag is set. The decision to shutdown must be made by an external thermal control function. #### Switch Node (V<sub>SWH</sub> and PHASE) The Switch node V<sub>SWH</sub> is the circuit PWM regulated output. This is the output applied to the filter circuit to deliver the regulated high output for the buck converter. The PHASE pin is internally connected to the switch node V<sub>SWH</sub>. This pin is to be used exclusively as the return pin for the BOOT capacitor. A 20.2 $k\Omega$ resistor is connected between GH and PHASE to provide a discharge path for the HS MOSFET in the event that V<sub>CIN</sub> goes to zero while V<sub>IN</sub> is still applied. #### Ground connections (C<sub>GND</sub> and P<sub>GND</sub>) P<sub>GND</sub> (power ground) should be externally connected to $C_{\mbox{\footnotesize GND}}$ (control signal ground). The layout of the Printed Circuit Board should be such that the inductance separating the $C_{GND}$ and $P_{GND}$ should be a minimum. Transient differences due to inductance effects between these two pins should not exceed 0.5 V. #### Control and Drive Supply Voltage Input (VDRV, VCIN) $V_{CIN}$ is the bias supply for the gate drive control IC. $V_{DRV}$ is the bias supply for the gate drivers. It is recommended to separate these pins through a resistor. This creates a low pass filtering effect to avoid coupling of high frequency gate drive noise into the IC. #### **Bootstrap Circuit (BOOT)** The internal bootstrap switch and an external bootstrap capacitor form a charge pump that supplies voltage to the BOOT pin. An integrated bootstrap diode is incorporated so that only an external capacitor is necessary to complete the bootstrap circuit. Connect a boot strap capacitor with one leg tied to BOOT pin and the other tied to PHASE pin. #### Shoot-Through Protection and Adaptive Dead Time (AST) The SiC769ACD has an internal adaptive logic to avoid shoot through and optimize dead time. The shoot through protection ensures that both high-side and low-side MOSFET are not turned on the same time. The adaptive dead time control operates as follows. When PWM input goes high the LS gate starts to go low after a few ns. When this signal crosses through 1.7 V the logic to switch the HS gate on is activated. When PWM goes low the HS gate goes low. When the HS gate-to-source drive signal crosses through 1.7 V the logic to turn on the LS gate is activated. This feature helps to adjust dead time as gate transitions change with respect to output current and temperature. #### **Under Voltage Lockout (UVLO)** During the start up cycle, the UVLO disables the gate drive holding high-side and low-side MOSFET gate low until the input voltage rail has reached a point at which the logic circuitry can be safely activated. The SiC769ACD also incorporates logic to clamp the gate drive signals to zero when the UVLO falling edge triggers the shutdown of the device. As an added precaution, a 20.2 k $\Omega$ resistor is connected between GH and PHASE to provide a discharge path for the HS MOSFET. | DEVICE TRUTH T | ABLE | | | | |----------------|------|-----|----|--------------------------------| | DSBL# | SMOD | PWM | GH | GL | | Open | X | Х | L | L | | L | X | Х | L | L | | Н | L | L | L | $H(I_{L} > 0), L(I_{L} \le 0)$ | | Н | L | Н | Н | L | | Н | Н | Н | Н | L | | Н | Н | L | L | Н | #### TRISTATE PWM VOLTAGE THRESHOLD DIAGRAM Figure 3 #### **SMOD OPERATION DIAGRAM** Figure 4 ## VISHAY. #### **PIN CONFIGURATION** Figure 5 - PowerPAK MLP 6 x 6 40P Pin Out - Top View | PIN DESCR | RIPTION | | |-----------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Number | Symbol | Description | | 1 | SMOD | Disable low side gate operation. Active low. | | 2 | V <sub>CIN</sub> | This will be the bias supply input for control IC (5 V). | | 3 | V <sub>DRV</sub> | IC bias supply and gate drive supply voltage (5 V). | | 4 | BOOT | High side driver bootstrap voltage pin for external bootstrap capacitor. | | 5, 37, PAD1 | C <sub>GND</sub> | Control signal ground. It should be connected to P <sub>GND</sub> externally. All pins internally connected. | | 6 | GH | Gate signal output pin for high side MOSFET. Pin for monitoring. | | 7 | PHASE | Return pin for the HS bootstrap capacitor. Connect a 0.1 µF ceramic capacitor from this pin to the boot pin (4). | | 8 to 14, PAD2 | V <sub>IN</sub> | Input voltage for power stage. It is the drain of the high-side MOSFET. | | 15, 29 to 35,<br>PAD3 | VSWH | It is the phase node between high side MOSFET source and low side MOSFET drain. It should be connected to an output inductor. All pins internally connected. | | 16 to 28 | $P_{GND}$ | Power ground. | | 36 | GL | Gate signal output pin for low side MOSFET. Pin for monitoring. | | 38 | THDN | Thermal shutdown open drain output. Use a 10K pull up resistor to V <sub>CIN</sub> . | | 39 | DSBL# | Disable pin. Active low. | | 40 | PWM | PWM input logic signal. Compatible with Tristate controller function. | Temperature (°C) $I_{CIN}$ (mA) vs. Temperature at Frequency = 300 kHz D = 10 %, $V_{CIN}$ = $V_{DRV}$ = 5 V Temperature (°C) PWM Falling Threshold (V) vs. Temperature (°C) $V_{CIN} = V_{DRV} = 5 \text{ V}$ Temperature (°C) $I_{DRV}$ (mA) vs. Temperature at Frequency = 300 kHz D = 10 %, $V_{CIN}$ = $V_{DRV}$ = 5 V Temperature (°C) PWM Rising Threshold (V) vs. Temperature (°C) $V_{CIN} = V_{DRV} = 5 \text{ V}$ # VISHAY. Temperature (°C) SMOD Falling Threshold (V) vs. Temperature (°C) V<sub>CIN</sub> = V<sub>DRV</sub> = 5 V $I_{CIN} + I_{DRV} \text{ (mA) vs. Temperature at Frequency} = 1 \text{ MHz}$ $D = 10 \text{ \%, V}_{CIN} = V_{DRV} = 5 \text{ V}$ $\label{eq:pwm} \begin{array}{c} \text{Temperature (°C)} \\ \text{PWM Falling Tristate (V) vs. Temperature (°C)} \\ \text{$V_{\text{CIN}} = V_{\text{DRV}} = 5 \text{ V}$} \end{array}$ Temperature (°C) SMOD Rising Threshold (V) vs. Temperature (°C) $V_{CIN} = V_{DRV} = 5 \text{ V}$ Temperature (°C) I<sub>DRV</sub> (mA) vs. Temperature at Frequency = 1 MHz D = 10 %, V<sub>CIN</sub> = V<sub>DRV</sub> = 5 V Temperature (°C) PWM Rising Tristate Threshold (V) vs. Temperature (°C) $V_{CIN} = V_{DRV} = 5 \text{ V}$ $\rm V_{CIN}\left(V\right)$ DSBL Falling Threshold vs. $\rm V_{CIN}$ ${\rm V_{CIN}}\left( {\rm V} \right)$ SMOD Falling Threshold vs. ${\rm V_{CIN}}$ $$\rm V_{CIN}\left(V\right)$$ DSBL Rising Threshold vs. $\rm V_{CIN}$ $\rm V_{CIN}\left(V\right)$ SMOD Rising Threshold vs. $\rm V_{CIN}$ ## VISHAY. Startup with V $_{\rm IN}$ Ramping Up V $_{\rm IN}$ = 12 V, V $_{\rm OUT}$ = 1.2 V, f $_{\rm S}$ = 500 kHz Power Off with $V_{IN}$ Ramping Down $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, $f_S$ = 500 kHz Enable with $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, $f_{S}$ = 500 kHz Disable with $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, $f_S$ = 500 kHz PWM Start with $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, $f_S$ = 500 kHz PWM Turn-off with $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, $f_S$ = 500 kHz Startup with $V_{DRV}/VCIN$ Ramping Up $V_{IN} = 12 \text{ V}, V_{OUT} = 1.2 \text{ V}, f_S = 500 \text{ kHz}$ Power Off with $V_{DRV}/VCIN$ Ramping Down $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, $f_S$ = 500 kHz Switching Waveforms with SMOD Enabled $V_{\rm IN}$ = 12 V, $V_{\rm OUT}$ = 1.2 V, $f_{\rm S}$ = 500 kHz, $I_{\rm OUT}$ = 0 A Switching Waveforms with SMOD Disabled $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, $f_S$ = 500 kHz, $I_{OUT}$ = 4 A Switching Waveforms at PWM Rising Edge $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, $f_S$ = 500 kHz, $I_{OUT}$ = 0 A Switching Waveforms at PWM Falling Edge $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, $f_S$ = 500 kHz, $I_{OUT}$ = 0 A # VISHAY. #### **ELECTRICAL CHARACTERISTICS** Switching Waveforms at PWM Falling Edge $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, $V_{OUT}$ = 30 A #### TYPICAL POWER LOSS IN SiC769ACD PowerPAK MLP66-40 PACKAGE $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, $V_{DRV}$ = $V_{CIN}$ = 5 V; No Air Flow IHLP5050FDERR33M01 Inductor L = 330 nH, DCR = 0.83 m $\Omega$ Figure 6 - Total Power Loss #### **TYPICAL EFFICIENCY CURVES** $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, $V_{DRV}$ = $V_{CIN}$ = 5 V; No Air Flow IHLP5050FDERR33M01 Inductor L = 330 nH, DCR = 0.83 $m\Omega$ Figure 7 - Efficiency # VISHAY. #### **PACKAGE DIMENSIONS** | DIM | MILLIMETERS | | | INCHES | | | |-------------------|-------------|-----------|------|-----------|------------|-------| | DIM | Min. | Nom. | Max. | Min. | Nom. | Max. | | A <sup>(8)</sup> | 0.70 | 0.75 | 0.80 | 0.027 | 0.029 | 0.031 | | A1 | 0.00 | - | 0.05 | 0.000 | | 0.002 | | A2 | | 0.20 ref. | | | 0.008 ref. | • | | b <sup>(4)</sup> | 0.20 | 0.25 | 0.30 | 0.078 | 0.098 | 0.01 | | D | | 6.00 BSC | | | 0.236 BSC | • | | e | | 0.50 BSC | | | 0.019 BSC | | | Е | 6.00 BSC | | | | 0.236 BSC | | | L | 0.35 | 0.40 | 0.45 | 0.013 | 0.015 | 0.017 | | N <sup>(3)</sup> | | 40 | | 40 | | | | Nd <sup>(3)</sup> | | 10 | | 10 | | | | Ne <sup>(3)</sup> | | 10 | | 10 | | | | D2-1 | 1.45 | 1.50 | 1.55 | 0.057 | 0.059 | 0.06 | | D2-2 | 1.45 | 1.50 | 1.55 | 0.057 | 0.059 | 0.06 | | D2-3 | 2.35 | 2.40 | 2.45 | 0.095 | 0.094 | 0.096 | | E2-1 | 4.35 | 4.40 | 4.45 | 0.171 | 0.173 | 0.175 | | E2-2 | 1.95 | 2.00 | 2.05 | 0.076 | 0.078 | 0.080 | | E2-3 | 1.95 | 2.00 | 2.05 | 0.076 | 0.078 | 0.080 | | K1 | | 0.73 BSC | | 0.028 BSC | | | | K2 | | 0.21 BSC | | | 0.008 BSC | | #### Notes: - 1. Use millimeters as the primary measurement. - 2. Dimensioning and tolerances conform to ASME Y14.5M-1994. - 3. N is the number of terminals. Nd is the number of terminals in X-direction and Ne is the number of terminals in Y-direction . - Dimension b applies to plated terminal and is measured between 0.20 mm and 0.25 mm from terminal tip. - The pin #1 identifier must be existed on the top surface of the package by using indentation mark or other feature of package body. - 6. Exact shape and size of this feature is optional. - 7. Package warpage max. 0.08 mm. - 8. Applied only for terminals. #### **LAND PATTERN DIMENSIONS** Figure 8 - PowerPAK MLP 66-40 #### TAPE AND REEL CARRIER TAPE DIMENSIONS #### Notes: - 1. 10 sprocket hole pitch cumulative tolerance $\pm$ 0.2. - 2. Camber in compliance with EIA 481. - 3. Pocket position relative to sprocket hole measured as true position of pocket, not pocket hole. Figure 9 - PowerPAK MLP 66-40 Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppq265708">www.vishay.com/ppq265708</a>. ## PowerPAK® MLP66-40 Case Outline | DIM. | MILLIMETERS | | | | | | |-------------------|-------------|-----------|------|-----------|------------|-------| | DIWI. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | A <sup>(8)</sup> | 0.70 | 0.75 | 0.80 | 0.027 | 0.029 | 0.031 | | A1 | 0.00 | | 0.05 | 0.000 | - | 0.002 | | A2 | | 0.20 ref. | | | 0.008 ref. | | | b <sup>(4)</sup> | 0.20 | 0.25 | 0.30 | 0.078 | 0.098 | 0.011 | | D | | 6.00 BSC | | | 0.236 BSC | | | е | 0.50 BSC | | | | 0.019 BSC | | | Е | 6.00 BSC | | | | 0.236 BSC | | | L | 0.35 | 0.40 | 0.45 | 0.013 | 0.015 | 0.017 | | N <sup>(3)</sup> | 40 | | | 40 | | | | Nd <sup>(3)</sup> | | 10 | | 10 | | | | Ne <sup>(3)</sup> | | 10 | | 10 | | | | D2-1 | 1.45 | 1.50 | 1.55 | 0.057 | 0.059 | 0.061 | | D2-2 | 1.45 | 1.50 | 1.55 | 0.057 | 0.059 | 0.061 | | D2-3 | 2.35 | 2.40 | 2.45 | 0.095 | 0.094 | 0.096 | | E2-1 | 4.35 | 4.40 | 4.45 | 0.171 | 0.173 | 0.175 | | E2-2 | 1.95 | 2.00 | 2.05 | 0.076 | 0.078 | 0.080 | | E2-3 | 1.95 | 2.00 | 2.05 | 0.076 | 0.078 | 0.080 | | K1 | 0.73 BSC | | | 0.028 BSC | | | | K2 | | 0.21 BSC | | | 0.008 BSC | | #### ECN: T14-0826-Rev. B, 12-Jan-15 ## DWG: 5986 - 1. Use millimeters as the primary measurement - 2. Dimensioning and tolerances conform to ASME Y14.5M. 1994 - 3. N is the number of terminals. Nd is the number of terminals in X-direction and Ne is the number of terminals in Y-direction $\Delta$ Dimension b applies to plated terminal and is measured between 0.20 mm and 0.25 mm from terminal tip The pin #1 identifier must be existed on the top surface of the package by using indentation mark or other feature of package body Exact shape and size of this feature is optional 7. Package warpage max. 0.08 mm Applied only for terminals Revision: 12-Jan-15 Document Number: 64846 ### **Legal Disclaimer Notice** Vishay ### **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.