# 2.5V/3.3V SiGe Differential Receiver/Driver with RSECL\* Outputs # \*Reduced Swing ECL #### Description The NBSG16 is a differential receiver/driver targeted for high frequency applications. The device is functionally equivalent to the EP16 and LVEP16 devices with much higher bandwidth and lower EMI capabilities. Inputs incorporate internal 50 $\Omega$ termination resistors and accept NECL (Negative ECL), PECL (Positive ECL), HSTL, LVTTL, LVCMOS, CML, or LVDS. Outputs are RSECL (Reduced Swing ECL), 400 mV. The $V_{BB}$ and $V_{MM}$ pins are internally generated voltage supplies available to this device only. The $V_{BB}$ is used as a reference voltage for single–ended NECL or PECL inputs and the $V_{MM}$ pin is used as a reference voltage for LVCMOS inputs. For all single–ended input conditions, the unused complementary differential input is connected to $V_{BB}$ or $V_{MM}$ as a switching reference voltage. $V_{BB}$ or $V_{MM}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{MM}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ and $V_{MM}$ outputs should be left open. ### **Features** - Maximum Input Clock Frequency > 12 GHz Typical - Maximum Input Data Rate > 12 Gb/s Typical - 120 ps Typical Propagation Delay - 40 ps Typical Rise and Fall Times - RSPECL Output with Operating Range: $V_{CC}$ = 2.375 V to 3.465 V with $V_{EE}$ = 0 V - RSNECL Output with RSNECL or NECL Inputs with Operating Range: $V_{CC}$ = 0 V with $V_{EE}$ = -2.375 V to -3.465 V - RSECL Output Level (400 mV Peak-to-Peak Output), Differential Output Only - 50 $\Omega$ Internal Input Termination Resistors - Compatible with Existing 2.5 V/3.3 V LVEP, EP, and LVEL Devices - V<sub>BB</sub> and V<sub>MM</sub> Reference Voltage Output - Pb-Free Packages are Available # ON Semiconductor® http://onsemi.com #### **MARKING DIAGRAMS\*** FCBGA-16 BA SUFFIX CASE 489 QFN-16 MN SUFFIX CASE 485G A = Assembly Location L = Wafer Lot Y = Year W = Work Week= Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. ### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet. Figure 1. BGA-16 Pinout (Top View) Figure 2. QFN-16 Pinout (Top View) #### **Table 1. PIN DESCRIPTION** | Pin | | | | | |-----------------|-----------|-----------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BGA | QFN | Name | I/O | Description | | C2 | 1 | VTD | - | Internal 50 $\Omega$ Termination Pin. See Table 2. | | C1 | 2 | D | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Inverted Differential Input. Internal 75 k $\Omega$ to $V_{EE}$ and 36.5 k $\Omega$ to $V_{CC}.$ | | B1 | 3 | D | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Noninverted differential input. Internal 75 k $\Omega$ to $V_{EE}$ | | B2 | 4 | VTD | - | Internal 50 $\Omega$ Termination Pin. See Table 2. | | A1,D1,A4,<br>D4 | 5,8,13,16 | V <sub>EE</sub> | - | Negative Supply Voltage | | A2,A3 | 6,7 | NC | - | No Connect | | B3,C3 | 9,12 | V <sub>CC</sub> | - | Positive Supply Voltage | | B4 | 10 | Q | RSECL Output | Noninverted Differential Output. Typically Terminated with 50 $\Omega$ to $V_{TT}$ = $V_{CC}$ – 2 V | | C4 | 11 | Q | RSECL Output | Inverted Differential Output. Typically Terminated with 50 $\Omega$ to V <sub>TT</sub> = V <sub>CC</sub> – 2 V | | D3 | 14 | V <sub>MM</sub> | - | LVCMOS Reference Voltage Output. (V <sub>CC</sub> - V <sub>EE</sub> )/2 | | D2 | 15 | V <sub>BB</sub> | - | ECL Reference Voltage Output | | N/A | - | EP | - | The Exposed Pad (EP) and the QFN–16 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat–sinking conduit. The pad is not electrically connected to the die but may be electrically and thermally connected to $V_{\text{EE}}$ on the PC board. | - 1. The NC pins are electrically connected to the die and MUST be left open. - 2. All V<sub>CC</sub> and V<sub>EE</sub> pins must be externally connected to Power Supply to guarantee proper operation. The thermally exposed pad on package bottom (see case drawing) must be attached to a heat-sinking conduit. - 3. In the differential configuration when the input termination pins (VTD, VTD) are connected to a common termination voltage, and if no signal is applied then the device will be susceptible to self–oscillation. Figure 3. Logic Diagram **Table 2. INTERFACING OPTIONS** | INTERFACING OPTIONS | CONNECTIONS | |---------------------|----------------------------------------------------------------------------------------------------------------------------| | CML | Connect VTD and $\overline{ ext{VTD}}$ to $ ext{V}_{CC}$ | | LVDS | Connect VTD and VTD together | | AC-COUPLED | Bias VTD and VTD Inputs within (V <sub>IHCMR</sub> )<br>Common Mode Range | | RSECL, PECL, NECL | Standard ECL Termination Techniques | | LVTTL | The external voltage should be applied to the unused complementary differential input. Nominal voltage is 1.5 V for LVTTL. | | LVCMOS | V <sub>MM</sub> should be connected to the unused complementary differential input. | **Table 3. ATTRIBUTES** | Characterist | Characteristics | | | | | |--------------------------------------|------------------------|----------------------|--------------------|--|--| | Internal Input Pulldown Resistor (D, | 75 kΩ | | | | | | Internal Input Pullup Resistor (D) | 36.5 | 5 kΩ | | | | | ESD Protection | > 2 kV<br>> 100 V | | | | | | Moisture Sensitivity (Note 1) | | Pb Pkg | Pb-Free Pkg | | | | | FCBGA-16<br>QFN-16 | Level 3<br>Level 1 | Level 3<br>Level 1 | | | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | | | Transistor Count | 167 | | | | | | Meets or exceeds JEDEC Spec EIA | JESD78 IC Latchup Test | | | | | <sup>1.</sup> For additional information, see Application Note AND8003/D. **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------|------------------------------| | V <sub>CC</sub> | Positive Power Supply | V <sub>EE</sub> = 0 V | | 3.6 | V | | V <sub>EE</sub> | Negative Power Supply | V <sub>CC</sub> = 0 V | | -3.6 | V | | VI | Positive Input<br>Negative Input | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_{I}\!\leq\!V_{CC} \\ V_{I}\!\geq\!V_{EE} \end{array}$ | 3.6<br>-3.6 | V<br>V | | V <sub>INPP</sub> | Differential Input Voltage $ D - \overline{D} $ | $\begin{array}{ccc} V_{CC} - V_{EE} \geq & 2.8 \ V \\ V_{CC} - V_{EE} < & 2.8 \ V \end{array}$ | | 2.8<br> V <sub>CC</sub> – V <sub>EE</sub> | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 25<br>50 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | 1 | mA | | I <sub>MM</sub> | V <sub>MM</sub> Sink/Source | | | 1 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | θ <sub>JA</sub> | Thermal Resistance (Junction-to-Ambient) (Note 2) | 0 Ifpm<br>500 Ifpm<br>0 Ifpm<br>500 Ifpm | FCBGA-16<br>FCBGA-16<br>QFN-16<br>QFN-16 | 108<br>86<br>41.6<br>35.2 | °C/W<br>°C/W<br>°C/W<br>°C/W | | $\theta$ JC | Thermal Resistance (Junction-to-Case) | 1S2P (Note 2)<br>2S2P (Note 3) | FCBGA-16<br>QFN-16 | 5<br>4.0 | °C/W<br>°C/W | | T <sub>sol</sub> | Wave Solder Pb Pb-Free | | | 225<br>265 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 2. JEDEC standard multilayer board – 1S2P (1 signal, 2 power) 3. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad. Table 5. DC CHARACTERISTICS, INPUT WITH RSPECL OUTPUT $V_{CC} = 2.5 \text{ V}$ ; $V_{EE} = 0 \text{ V}$ (Note 4) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|----------------------------------------------------------------------------------|-----------------------------|------------------------|-----------------------------|-----------------------------|------------------------|-----------------------------|-----------------------------|------------------------|-----------------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Negative Power Supply Current | 17 | 23 | 29 | 17 | 23 | 29 | 17 | 23 | 29 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 5) | 1450 | 1530 | 1575 | 1525 | 1565 | 1600 | 1550 | 1590 | 1625 | mV | | V <sub>OUTPP</sub> | Output Voltage Amplitude | 350 | 410 | 525 | 350 | 410 | 525 | 350 | 410 | 525 | mV | | V <sub>IH</sub> | Input HIGH Voltage<br>(Single-Ended) (Note 6) | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub> | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub> | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage<br>(Single-Ended) (Note 6) | V <sub>EE</sub> | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> –<br>75 mV | V <sub>EE</sub> | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> –<br>75 mV | V <sub>EE</sub> | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> –<br>75 mV | V | | V <sub>BB</sub> | PECL Output Voltage Reference | 1080 | 1140 | 1200 | 1080 | 1140 | 1200 | 1080 | 1140 | 1200 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common<br>Mode Range (Note 7)<br>(Differential Configuration) | 1.2 | | 2.5 | 1.2 | | 2.5 | 1.2 | | 2.5 | V | | V <sub>MM</sub> | CMOS Output Voltage Reference V <sub>CC</sub> /2 | 1100 | 1250 | 1400 | 1100 | 1250 | 1400 | 1100 | 1250 | 1400 | mV | | R <sub>TIN</sub> | Internal Input Termination Resistor | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | Ω | | I <sub>IH</sub> | Input HIGH Current (@ V <sub>IH</sub> ) | | 30 | 100 | | 30 | 100 | | 30 | 100 | μΑ | | I <sub>IL</sub> | Input LOW Current (@ V <sub>IL</sub> ) | | 25 | 50 | | 25 | 50 | | 25 | 50 | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. <sup>\*</sup>Typicals used for testing purposes. <sup>4.</sup> Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.125 V to -0.965 V. All loading with 50 Ω to V<sub>CC</sub> – 2.0 V. V<sub>THR</sub> is the voltage applied to the complementary input, typically V<sub>BB</sub> or V<sub>MM</sub>. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 6. DC CHARACTERISTICS, INPUT WITH RSPECL OUTPUT V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0 V (Note 8) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|-----------------------------------------------------------------------------------|-----------------------------|------------------------|-----------------------------|-----------------------------|------------------------|-----------------------------|-----------------------------|------------------------|-----------------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Negative Power Supply Current | 17 | 23 | 29 | 17 | 23 | 29 | 17 | 23 | 29 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 9) | 2250 | 2330 | 2375 | 2325 | 2365 | 2400 | 2350 | 2390 | 2425 | mV | | V <sub>OUTPP</sub> | Output Voltage Amplitude | 350 | 410 | 525 | 350 | 410 | 525 | 350 | 410 | 525 | mV | | V <sub>IH</sub> | Input HIGH Voltage<br>(Single-Ended) (Note 10) | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub> | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub> | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage<br>(Single-Ended) (Note 10) | V <sub>EE</sub> | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> –<br>75 mV | V <sub>EE</sub> | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> –<br>75 mV | V <sub>EE</sub> | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> –<br>75 mV | V | | V <sub>BB</sub> | PECL Output Voltage Reference | 1880 | 1940 | 2000 | 1880 | 1940 | 2000 | 1880 | 1940 | 2000 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common<br>Mode Range (Note 11)<br>(Differential Configuration) | 1.2 | | 3.3 | 1.2 | | 3.3 | 1.2 | | 3.3 | V | | V <sub>MM</sub> | CMOS Output Voltage Reference V <sub>CC</sub> /2 | 1500 | 1650 | 1800 | 1500 | 1650 | 1800 | 1500 | 1650 | 1800 | mV | | R <sub>TIN</sub> | Internal Input Termination Resistor | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | Ω | | I <sub>IH</sub> | Input HIGH Current (@ V <sub>IH</sub> ) | | 30 | 100 | | 30 | 100 | | 30 | 100 | μА | | I <sub>IL</sub> | Input LOW Current (@ V <sub>IL</sub> ) | | 25 | 50 | | 25 | 50 | | 25 | 50 | μА | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. <sup>\*</sup>Typicals used for testing purposes. <sup>8.</sup> Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.925 V to -0.165 V. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.925 V to -0.165 V. All loading with 50 Ω to V<sub>CC</sub> - 2.0 V. V<sub>THR</sub> is the voltage applied to the complementary input, typically V<sub>BB</sub> or V<sub>MM</sub>. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. # Table 7. DC CHARACTERISTICS, NECL OR RSNECL INPUT WITH NECL OUTPUT $V_{CC} = 0 \text{ V}; V_{EE} = -3.465 \text{ V to } -2.375 \text{ V (Note 12)}$ | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|-----------------------------------------------------------------------------------|-----------------------------|------------------------|-----------------------------|-----------------------------|------------------------|-----------------------------|-----------------------------|------------------------|-----------------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Negative Power Supply Current | 17 | 23 | 29 | 17 | 23 | 29 | 17 | 23 | 29 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 13) | -1050 | -970 | -925 | -975 | -935 | -900 | -950 | -910 | -875 | mV | | V <sub>OUTPP</sub> | Output Voltage Amplitude | 350 | 410 | 525 | 350 | 410 | 525 | 350 | 410 | 525 | mV | | V <sub>IH</sub> | Input HIGH Voltage<br>(Single-Ended) (Note 14) | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub> | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub> | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage<br>(Single-Ended) (Note 14) | V <sub>EE</sub> | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> –<br>75 mV | V <sub>EE</sub> | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> –<br>75 mV | V <sub>EE</sub> | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> –<br>75 mV | V | | V <sub>BB</sub> | NECL Output Voltage Reference | -1420 | -1360 | -1300 | -1420 | -1360 | -1300 | -1420 | -1360 | -1300 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common<br>Mode Range (Note 15)<br>(Differential Configuration) | V <sub>EE</sub> - | -1.2 | 0.0 | V <sub>EE</sub> - | -1.2 | 0.0 | V <sub>EE</sub> | 1.2 | 0.0 | ٧ | | V <sub>MM</sub> | CMOS Output Voltage Reference (Note 16) | V <sub>MMT</sub><br>-150 | V <sub>MMT</sub> | V <sub>MMT</sub><br>+ 150 | V <sub>MMT</sub><br>-150 | V <sub>MMT</sub> | V <sub>MMT</sub><br>+ 150 | V <sub>MMT</sub><br>-150 | V <sub>MMT</sub> | V <sub>MMT</sub><br>+ 150 | mV | | R <sub>TIN</sub> | Internal Input Termination Resist-<br>or | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | Ω | | I <sub>IH</sub> | Input HIGH Current (@ V <sub>IH</sub> ) | | 30 | 100 | | 30 | 100 | | 30 | 100 | μΑ | | I <sub>IL</sub> | Input LOW Current (@ V <sub>IL</sub> ) | | 25 | 50 | | 25 | 50 | | 25 | 50 | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. <sup>\*</sup>Typicals used for testing purposes. <sup>12.</sup> Input and output parameters vary 1:1 with V<sub>CC</sub>. <sup>13.</sup> All loading with 50 $\Omega$ to $V_{CC}$ – 2.0 V. <sup>14.</sup> $V_{THR}$ is the voltage applied to the complementary input, typically $V_{BB}$ or $V_{MM}$ . <sup>15.</sup> V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. <sup>16.</sup> $V_{MM}$ typical = $|V_{CC} - V_{EE}|/2 + V_{EE} = V_{MMT}$ #### Table 8. AC CHARACTERISTICS for FCLGA-16 $V_{CC} = 0 \text{ V}$ ; $V_{FF} = -3.465 \text{ V}$ to -2.375 V or $V_{CC} = 2.375 \text{ V}$ to 3.465 V; $V_{FF} = 0 \text{ V}$ | | | | –40°C | | | 25°C | | | 85°C | | | |----------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------------|------|------|------------|------|------|------------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Frequency<br>(See Figure 4. f <sub>max</sub> /JITTER) (Note 17) | 10.7 | 12 | | 10.7 | 12 | | 10.7 | 12 | | GHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential | 90 | 110 | 130 | 100 | 120 | 140 | 105 | 125 | 145 | ps | | t <sub>SKEW</sub> | Duty Cycle Skew (Note 18) | | 3 | 15 | | 3 | 15 | | 3 | 15 | ps | | t <sub>JITTER</sub> | RMS Random Clock Jitter $f_{in} < 10 \; \text{GHz}$ Peak-to-Peak Data Dependent Jitter $f_{in} < 10 \; \text{Gb/s}$ | | 0.2<br>TBD | 1 | | 0.2<br>TBD | 1 | | 0.2<br>TBD | 1 | ps | | V <sub>INPP</sub> | Input Voltage Swing/Sensitivity (Differential Configuration) (Note 19) | 75 | | 2600 | 75 | | 2600 | 75 | | 2600 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times @ 1 GHz Q, Q (20% – 80%) | 30 | 45 | 75 | 20 | 40 | 65 | 20 | 40 | 65 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. #### Table 9. AC CHARACTERISTICS for QFN-16 $V_{CC}$ = 0 V; $V_{EE}$ = -3.465 V to -2.375 V or $V_{CC}$ = 2.375 V to 3.465 V; $V_{EE}$ = 0 V | | | | –40°C | | 25°C | | | 85°C | | | | |----------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------------|------|------|------------|------|------|------------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Frequency<br>(See Figure 4. f <sub>max</sub> /JITTER) (Note 20) | 10.7 | 12 | | 10.7 | 12 | | 10.7 | 12 | | GHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential | 90 | 110 | 130 | 100 | 120 | 140 | 95 | 125 | 145 | ps | | t <sub>SKEW</sub> | Duty Cycle Skew (Note 21) | | 3 | 15 | | 3 | 15 | | 3 | 15 | ps | | t <sub>JITTER</sub> | RMS Random Clock Jitter $f_{in} < 10 \; \text{GHz}$ Peak-to-Peak Data Dependent Jitter $f_{in} < 10 \; \text{Gb/s}$ | | 0.2<br>TBD | 2 | | 0.2<br>TBD | 2 | | 0.2<br>TBD | 2 | ps | | V <sub>INPP</sub> | Input Voltage Swing/Sensitivity (Differential Configuration) (Note 22) | 75 | | 2600 | 75 | | 2600 | 75 | | 2600 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times @ 1 GHz $Q, \overline{Q}$ (20% – 80%) | 20 | 30 | 50 | 20 | 30 | 50 | 20 | 30 | 50 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. <sup>17.</sup> Measured using a 400 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to $V_{CC}$ – 2.0 V. Input edge rates 40 ps (20% – 80%). 18. See Figure 6. $t_{skew} = |t_{PLH} - t_{PHL}|$ for a nominal 50% differential clock input waveform. 19. $V_{INPP(max)}$ cannot exceed $V_{CC} - V_{EE}$ <sup>20.</sup> Measured using a 400 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to $V_{CC}$ – 2.0 V. Input edge rates 40 ps (20% – 80%). 21. See Figure 6. $t_{skew} = |t_{PLH} - t_{PHL}|$ for a nominal 50% differential clock input waveform. <sup>22.</sup> V<sub>INPP(max)</sub> cannot exceed V<sub>CC</sub> - V<sub>EE</sub> Figure 4. Output Voltage Amplitude (V<sub>OUTPP</sub>) / RMS Jitter vs. Input Frequency (f<sub>in</sub>) at Ambient Temperature (Typical) Figure 5. 10.709 Gb/s Diagram (3.0 V, 25°C) Figure 6. AC Reference Measurement Figure 7. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------|-----------------------|-----------------------------------------------------| | NBSG16BAHTBG | FCBGA-16<br>(Pb-Free) | 100 / Tape & Reel | | NBSG16BA | FCBGA-16 | 100 Units / Tray (Contact Sales Representative) | | NBSG16BAR2 | FCBGA-16 | 100 / Tape & Reel<br>(Contact Sales Representative) | | NBSG16MN | QFN-16 | 123 Units / Rail | | NBSG16MNG | QFN-16<br>(Pb-Free) | 123 Units / Rail | | NBSG16MNR2 | QFN-16 | 3000 / Tape & Reel | | NBSG16MNR2G | QFN-16<br>(Pb-Free) | 3000 / Tape & Reel | | NBSG16MNHTBG | QFN-16<br>(Pb-Free) | 100 / Tape & Reel | | Board | Description | |-------------|---------------------------| | NBSG16BAEVB | NBSG16BA Evaluation Board | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS ### FCBGA-16 **BA SUFFIX** PLASTIC 4X4 (mm) BGA FLIP CHIP PACKAGE CASE 489-01 - NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 3. DIMENSION D IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLET TO DATUM PLANE Z. 4. DATUM Z (SEATING PLANE) IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. 5. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. | | MILLIMETERS | | | | | | | | |-----|-------------|------|--|--|--|--|--|--| | DIM | MIN | MAX | | | | | | | | Α | 1.40 MAX | | | | | | | | | A1 | 0.25 | 0.35 | | | | | | | | A2 | 1.20 | REF | | | | | | | | b | 0.30 | 0.50 | | | | | | | | D | 4.00 | BSC | | | | | | | | Ε | 4.00 | BSC | | | | | | | | е | 1.00 | BSC | | | | | | | | S | 0.50 | BSC | | | | | | | # PACKAGE DIMENSIONS #### 16 PIN QFN CASE 485G-01 **ISSUE C** е 13 **BOTTOM VIEW** #### NOTES - DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN - 0.25 AND 0.30 MM FROM TERMINAL. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. - L<sub>max</sub> CONDITION CAN NOT VIOLATE 0.2 MM MINIMUM SPACING BETWEEN LEAD TIP AND FLAG | | MILLIMETERS | | |-----|-------------|------| | DIM | MIN | MAX | | Α | 0.80 | 1.00 | | A1 | 0.00 | 0.05 | | А3 | 0.20 REF | | | b | 0.18 | 0.30 | | D | 3.00 BSC | | | D2 | 1.65 | 1.85 | | E | 3.00 BSC | | | E2 | 1.65 | 1.85 | | е | 0.50 BSC | | | K | 0.18 TYP | | | L | 0.30 | 0.50 | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and solderin details, please download the ON Semiconductor Soldering an Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com 16 16X k 0.10 С A B 0.05 С NOTE 3 > USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 N. American Technical Support: 800-282-9855 Toll Free ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative