12A Digital PoL DC-DC Converter Series # **Discontinued** # Typical units ### **FEATURES** - SIP, Horizontal mount, or SMT package - 4.5 to 14Vdc Input voltage range - 0.6 to 5.0Vdc Output voltage range, up to 12A - High efficiency, typ. 97.1% at 5Vin, 3.3Vout ½ load - Configuration and Monitoring via PMBus™ - Synchronization & Phase Spreading - Voltage Tracking & Voltage margining - MTBF 21.2 Mh # **PRODUCT OVERVIEW** The OKDx-T/12-W12 is a high efficiency, digital Point-of-Load (PoL) DC-DC power converter capable of delivering 12A/60W. Designed for a minimal footprint, the high power-density module measures just 20.8 x 7.6 x 15.6 mm (0.82 x 0.3 x 0.612 in) (SIP version). PMBus<sup>™</sup> compatibility allows monitoring and configuration of critical system level performance requirements. Apart from standard PoL performance and safety features like OVP, OCP, OTP, and UVLO, these digital converters have advanced features: Adaptive compensation of PWM control loop, fast loop transient response, synchronization, and phase spreading. These converters are ideal for use in telecommunications, networking, and distributed power applications | ORDERING GUIDE | | | | | | | |----------------------|---------------------|---------|----------------------|--|--|--| | Model Number | Package Type | Input | Output | | | | | OKDX-T/12-W12-001-C | SIP | | | | | | | OKDX-T/12-W12E-001-C | SIP | 4.5-14V | 0.6-5.0V. 12A / 60W | | | | | OKDH-T/12-W12-001-C | Horizontal Mount TH | 4.5-147 | 0.0-3.0V, 1ZA / 00VV | | | | | OKDY-T/12-W12-001-C | Surface Mount | | | | | | 12A Digital PoL DC-DC Converter Series # **Absolute Maximum Ratings** | Chara | Characteristics | | | Тур | Max | Unit | |----------------------------------------------|------------------------------------------------------------------------------------------|---------------------------|------|-----|-----|------| | T <sub>P1</sub> | Operating temperature (see Thermal Consideration section) | | | | 120 | °C | | Ts | Storage temperature | | | | 125 | °C | | Vı | Input voltage (See Operating Information Section for input and output voltage relations) | | | | 16 | V | | Logic | Logic I/O voltage CTRL, SA0, SA1, SALERT, SCL, SDA, VSET, SYNC, GCB, PG | | -0.3 | | 6.5 | V | | Ground voltage differential -S, F | | -S, PREF, GND | -0.3 | | 0.3 | V | | Analog pin voltage V <sub>o</sub> , +S, VTRK | | V <sub>0</sub> , +S, VTRK | -0.3 | | 6.5 | V | Stress in excess of Absolute Maximum Ratings may cause permanent damage. Absolute Maximum Ratings, sometimes referred to as no destruction limits, are normally tested with one parameter at a time exceeding the limits in the Electrical Specification. If exposed to stress above these limits, function and performance may degrade in an unspecified manner. ### **Configuration File** This product is designed with a digital control circuit. The control circuit uses a configuration file which determines the functionality and performance of the product. The Electrical Specification table shows parameter values of functionality and performance with the default configuration file, unless otherwise specified. The default configuration file is designed to fit most application need with focus on high efficiency. If different characteristics are required it is possible to change the configuration file to optimize certain performance characteristics. In this Technical specification examples are included to show the possibilities with digital control. See Operating Information section for information about trade offs when optimizing certain key performance characteristics. # **Fundamental Circuit Diagram** $C_i$ =22 $\mu F$ $C_o$ =100 $\mu F$ 12A Digital PoL DC-DC Converter Series # **Electrical Specification** $T_{P1}$ = -30 to +95°C, $V_{I}$ = 4.5 to 14 V, $V_{I}$ > $V_{O}$ + 1.0 V Typical values given at: $T_{P1}$ = +25°C, $V_{I}$ = 12.0 V, max $I_{O}$ , unless otherwise specified under Conditions. Default configuration file, 190 10-CDA 102 0207/001. External $C_{\text{IN}}$ = 470 $\mu$ F/10 m $\Omega$ , $C_{\text{OUT}}$ = 470 $\mu$ F/10 m $\Omega$ . See Operating Information section for selection of capacitor types. Sense pins are connected to the output pins. | Chara | cteristics | | Conditions | Min | Тур | Max | Unit | |----------------|---------------------------------------------|-----------------------------|--------------------------------------------|-------|--------|-----|------------------| | Vı | Input voltage ris | e time | monotonic | | | 2.4 | V/ms | | | • | | | | | | 1 | | | Output voltage | without pin strap | | | 1.2 | | V | | | Output voltage | adjustment range | | 0.60 | | 5.0 | V | | | | adjustment including | | 0.54 | | 5.5 | V | | | margining | | | 0.54 | | 5.5 | | | | Output voltage | set-point resolution | | | ±0.025 | | % V <sub>0</sub> | | | Output voltage | accuracy | Including line, load, temp.<br>See Note 15 | -1 | | 1 | % | | Vo | Internal resistar | nce +S/-S to VOUT/GND | | | 4.7 | | Ω | | | | | V <sub>O</sub> = 0.6 V | | 2 | | | | | 1 | | V <sub>O</sub> = 1.0 V | | 2 | | 1 | | | Line regulation | | V <sub>O</sub> = 3.3V | | 2 | | mV | | | | | V <sub>O</sub> = 5.0 V | | 3 | | | | | | | V <sub>O</sub> = 0.6 V | | 3 | | | | | l and as suited: | .1 -0 4000/ | V <sub>O</sub> = 1.0 V | | 2 | | | | | Load regulation | ; I <sub>O</sub> = 0 - 100% | V <sub>O</sub> = 3.3V | | 2 | | mV | | | | | V <sub>O</sub> = 5.0 V | | 2 | | | | | | | V <sub>O</sub> = 0.6 V | | 20 | | | | . , | Output ripple & | noise | V <sub>O</sub> = 1.0 V | | 30 | | mVp-p | | | C <sub>O</sub> =470 μF (mir capacitance). S | | V <sub>O</sub> = 3.3V | | 60 | | | | | | | V <sub>O</sub> = 5.0 V | | 100 | | | | | | | • | | | | • | | l <sub>o</sub> | Output current | | See Note 17 | 0.001 | | 12 | Α | | | | | V <sub>O</sub> = 0.6 V | | 0.76 | | | | | Static input current at max I <sub>o</sub> | | V <sub>O</sub> = 1.0 V | | 1.17 | | ٦ , | | ls | Static input curr | ent at max 1 <sub>0</sub> | V <sub>O</sub> = 3.3V | | 3.53 | | A | | | | | V <sub>O</sub> = 5.0 V | | 4.1 | | | | lim | Current limit thr | eshold | | 14 | | 20 | Α | | | | | V <sub>O</sub> = 0.6 V | | 8 | | | | | Short circuit | RMS, hiccup mode, | V <sub>O</sub> = 1.0 V | | 6 | | _ | | sc | current | See Note 3 | V <sub>O</sub> = 3.3V | | 5 | | _ A | | | | | V <sub>O</sub> = 5.0 V | | 4 | | | | | | | | | | | | | | | | V <sub>O</sub> = 0.6 V | | 82.6 | | | | | | 50% of max I <sub>O</sub> | V <sub>O</sub> = 1.0 V | | 88.5 | | % | | | | 30% Of Illax 1 <sub>0</sub> | V <sub>O</sub> = 3.3V | | 94.7 | | 70 | | _ | Efficiency | | V <sub>O</sub> = 5.0 V | | 95.7 | | 1 | | η | Efficiency | | V <sub>O</sub> = 0.6 V | | 78.5 | | | | | | max I <sub>O</sub> | V <sub>O</sub> = 1.0 V | | 85.4 | | % | | | | IIIax I <sub>0</sub> | V <sub>O</sub> = 3.3V | | 93.6 | | 70 | | | | | V <sub>O</sub> = 5.0 V | | 94.9 | | | | | | | V <sub>O</sub> = 0.6 V | | 2.05 | | | | _ | Danier dia dia di | t | V <sub>O</sub> = 1.0 V | | 2.11 | | 147 | | $P_d$ | Power dissipation | on at max 1 <sub>0</sub> | V <sub>O</sub> =3.3V | | 2.66 | | W | | | | | V <sub>O</sub> = 5.0 V | | 3.15 | | | | | | | V <sub>O</sub> = 0.6 V | | 0.33 | | | | | Input idling | Default configuration: | V <sub>O</sub> = 1.0 V | | 0.35 | | 1 | | $P_{li}$ | | Continues Conduction | | | | | w | | ı li | (no load) | Mode, CCM | V <sub>O</sub> = 3.3V | | 0.56 | | | 12A Digital PoL DC-DC Converter Series | P_CTIL_ | Charac | cteristics | | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|-------------------------|------------------------|----------|----------------------|-------|-------| | Internal output capacitance | P <sub>CTRL</sub> | | | Monitoring enabled, | | 180 | | mW | | Total external output capacitance See Note 10 300 7,500 pF | Ci | Internal input ca | pacitance | | | 22 | | μF | | See Note 10 | Co | Internal output of | capacitance | | | 100 | | | | Load transient recovery time. Note 5 See Note 10 | _ | | <u> </u> | See Note 10 | 300 | | 7 500 | μF | | Default configuration De | Соит | | | See Note 10 | 5 | | 30 | mΩ | | V <sub>21</sub> deviation | | | Default configuration | V <sub>O</sub> = 0.6 V | | 55 | | | | 28-75-25% of see Note 13 Vo = 5.0 V 190 | $V_{tr1}$ | | di/dt = 2 A/μs | | | 65 | | mV | | Load transient recovery time, Note 5 Default configuration didt = 2 A/µs Co=470 µF (minimum external capacitance) See Note 13 Vo = 1.0 V Vo = 1.0 V Vo = 1.0 V Vo = 3.3 V Co = 5.0 V Vo = 5.0 V Control Circuit PWM Duty Cycle See Note 13 Vo = 5.0 V Control Circuit PWM Duty Cycle See Note 13 Synchronization Frequency set-point accuracy 4.5 % % Minimum Sync Pulse Width Synchronization Frequency Tolerance External clock source -13 3.85 V VIO Threshold UVLO threshold range PMBus configurable 3.85-14 V VIO VIO VIVLO | | | external capacitance) | | | 110 | | | | Fecovery time, Note 5 No | | | | V <sub>O</sub> = 5.0 V | | 190 | | | | tu1 Load step 25-75-25% of max l₀ Co=470 μ (minimum external capacitance) see Note 13 V₀ = 3.3 V 200 Wasternal capacitance) f₂ Switching frequency Switching frequency range PMBus configurable 200-640 kHz Switching frequency range PMBus configurable 200-640 kHz Switching frequency range PMBus configurable ±5 % Control Circuit PWM Duty Cycle 5 95 % Minimum Sync Pulse Width 150 ns ns Synchronization Frequency Tolerance External clock source -13 13 % Input Under Voltage Lockout, UVLO UVLO threshold range PMBus configurable 3.85 V V UVLO hysteresis range Lockout, UVLO hysteresis range Lockout, UVLO hysteresis range Delay PMBus configurable 0.35 V V Delay Fault response See Note 3 Automatic restart, 70 ms IOVP threshold V V V V V V V V V V V V V V V V V | | | Default configuration | | | 230 | | | | Load step 25-75-25% of max I o 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 | t <sub>tr1</sub> | | di/dt = 2 A/µs | | | 210 | | μs | | Switching frequency Switching frequency range PMBus configurable 200-640 KHz | - | | external capacitance) | V <sub>O</sub> = 3.3 V | | 200 | | · | | Switching frequency range PMBus configurable 200-640 kHZ Switching frequency set-point accuracy ±5 % % | | | | V <sub>O</sub> =5.0 V | | 200 | | | | Switching frequency range PMBus configurable 200-640 kHz | | Switching freque | ency | | | 320 | | kHz | | Control Circuit PWM Duty Cycle 5 95 % Minimum Sync Pulse Width 150 ns Synchronization Frequency Tolerance External clock source -13 13 % VULO threshold UVLO threshold UVLO threshold range PMBus configurable 3.85-14 V UVLO bysteresis UVLO bysteresis 0.35 V UVLO bysteresis UVLO bysteresis 0.35 V UVLO hysteresis 0.40 0.10.15 V Delay Fault response See Note 3 Automatic restart, 70 ms IOVP threshold range PMBus configurable 0.10.15 V IOVP threshold range PMBus configurable 4.2.16 V IOVP bysteresis 1 V IOVP hysteresis 1 V IOVP hysteresis 1 V IOVP hysteresis 1 V IOVP hysteresis 0.11.8 | $f_s$ | | • | PMBus configurable | | 200-640 | | kHz | | Minimum Sync Pulse Width 150 13 ns | | Switching freque | ency set-point accuracy | - | | ±5 | | % | | Synchronization Frequency Tolerance External clock source -13 13 % | | Control Circuit F | PWM Duty Cycle | | 5 | | 95 | % | | Input Under Voltage Lockout, UVLO threshold range PMBus configurable 3.85 V VIVLO threshold range PMBus configurable 3.85-14 V VIVLO hysteresis 0.35 V VIVLO hysteresis 0.35 V VIVLO hysteresis range PMBus configurable 0-10.15 V VIVLO hysteresis range PMBus configurable 0-10.15 V VIVLO hysteresis range PMBus configurable 0-10.15 V VIVLO hysteresis range PMBus configurable 0-10.15 V VIVLO hysteresis VIVLO hysteresis range PMBus configurable 0-10.15 V VIVLO hysteresis V | | | | | 150 | | | ns | | Input Under Voltage Lockout, UVLO Set point accuracy Set point accuracy UVLO hysteresis UVLO hysteresis UVLO hysteresis Tourney Set point accuracy UVLO hysteresis UVLO hysteresis Tourney Tourney UVLO hysteresis Tourney Tour | | Synchronization | Frequency Tolerance | External clock source | -13 | | 13 | % | | Input Under Voltage Lockout, UVLO Set point accuracy Set point accuracy UVLO hysteresis UVLO hysteresis UVLO hysteresis Tourney Set point accuracy UVLO hysteresis UVLO hysteresis Tourney Tourney UVLO hysteresis Tourney Tour | | | UVLO threshold | | | 3.85 | | V | | Input Under Voltage Lockout, UVLO hysteresis IVVD | | | UVLO threshold range | PMBus configurable | | 3.85-14 | | V | | Lockout, UVLO hysteresis UVLO hysteresis PMBus configurable 0-10.15 V | Input I | Under Voltage | Set point accuracy | | -150 | | 150 | mV | | Delay Fault response See Note 3 Automatic restart, 70 ms | | | | | | 0.35 | | V | | Fault response See Note 3 Automatic restart, 70 ms | UVLO | ) | UVLO hysteresis range | PMBus configurable | | 0-10.15 | | V | | Input Over Voltage IOVP threshold IOVP threshold range PMBus configurable IOVP threshold range PMBus configurable IOVP threshold range PMBus configurable IOVP IOVP hysteresis IOVP hysteresis IOVP hysteresis IOVP hysteresis range PMBus configurable IOVP hysteresis IOV | | | Delay | | | | 2.5 | μS | | Input Over Voltage Protection, IOVP Set point accuracy Fault response PMBus configurable Fault response PG threshold PG delay PG delay PG delay PG delay PG delay range PMBus configurable PG delay range PMBus configurable c | | | Fault response | See Note 3 | Autom | natic restart, 70 ms | | | | Input Over Voltage | | | IOVP threshold | | | - | | V | | IOVP hysteresis 1 | | | IOVP threshold range | PMBus configurable | | 4.2-16 | | V | | IOVP IOVP hysteresis range PMBus configurable 0-11.8 V Delay Fault response See Note 3 Automatic restart, 70 ms Power Good, PG, See Note 2 PG threshold 90 % Vo PG hysteresis 5 % Vo PG delay 10 ms PG delay range PMBus configurable 0-500 s UVP threshold 85 % Vo UVP threshold range PMBus configurable 0-100 % Vo UVP hysteresis 5 % Vo OVP threshold 115 % Vo OVP threshold range PMBus configurable 100-115 % Vo UVP/OVP response time 25 μs UVP/OVP response time range PMBus configurable 5-60 μs | | | | | -150 | | 150 | 1 | | Delay Delay Fault response See Note 3 Automatic restart, 70 ms PG threshold PG hysteresis PG delay PG delay range Output voltage Over/Under Voltage Protection, OVP/UVP PMBus configurable UVP/OVP response time PMBus configurable V Automatic restart, 70 ms Automatic restart, 70 ms Automatic restart, 70 ms PG hysteresia PM Vo W | | tion, | | | | - | | | | Fault response See Note 3 Automatic restart, 70 ms Power Good, PG, See Note 2 PG threshold 90 % Vo PG hysteresis 5 % Vo PG delay PG delay range PMBus configurable 0-500 s UVP threshold UVP threshold range PMBus configurable 0-100 % Vo UVP hysteresis 5 % Vo UVP hysteresis 5 % Vo Over/Under Voltage Protection, OVP/UVP OVP/UVP PMBus configurable 100-115 % Vo UVP/OVP response time VMBus configurable 5-60 µs | IUVP | | , , | PMBus configurable | | 0-11.8 | | | | PG threshold 90 % Vo | | | | | <u> </u> | | 2.5 | μS | | Power Good, PG, See Note 2 PG hysteresis 5 % Vo PG delay 10 ms PG delay range PMBus configurable 0-500 s UVP threshold 85 % Vo UVP threshold range PMBus configurable 0-100 % Vo UVP hysteresis 5 % Vo OVP threshold 115 % Vo OVP threshold range PMBus configurable 100-115 % Vo UVP/OVP response time 25 µs UVP/OVP response time range PMBus configurable 5-60 µs | | | | See Note 3 | Autom | | | 0/ \/ | | See Note 2 PG delay PG delay range PMBus configurable UVP threshold UVP threshold range PMBus configurable UVP hysteresis Over/Under Voltage Protection, OVP/UVP PMBus configurable PMBus configurable UVP hysteresis OVP threshold OVP threshold OVP threshold range PMBus configurable UVP/OVP response time UVP/OVP response time range PMBus configurable FMBus configurable DMBus configurable FMBus configurable DMBus configurable DMBus configurable FMBus configurable DMBus configurable FMBus configurable DMBus configurable FMBus configurable FMBus configurable DMBus configurable FMBus configurable DMBus configurable FMBus configurable DMBus configurable FMBus configurable | D | O4 DO | | | | | | | | PG delay range PMBus configurable 0-500 s UVP threshold 85 % Vo UVP threshold range PMBus configurable 0-100 % Vo UVP hysteresis 5 % Vo Over/Under Voltage Protection, OVP/UVP OVP response time UVP/OVP response time range PMBus configurable 5-60 pMBus configurable 5-60 | | | | | | | | | | Output voltage Over/Under Voltage Protection, OVP/UVP UVP threshold UVP threshold UVP threshold UVP hysteresis OVP threshold range PMBus configurable UVP/OVP response time UVP/OVP response time range PMBus configurable DVP dVP PMBus configurable To-100 SV Vo | JEE NUIE Z | | | PMRus configurable | - | | | | | Output voltage Over/Under Voltage Protection, OVP/UVP UVP hysteresis OVP threshold OVP threshold OVP threshold OVP threshold OVP threshold OVP threshold range PMBus configurable 100-115 % Vo 0V Vo 0VP/UVP UVP/OVP response time UVP/OVP response time range UVP/OVP Tesponse time range | | | | i wibus comigurable | | | | | | Output voltage Over/Under Voltage Protection, OVP/UVP UVP hysteresis OVP threshold OVP threshold OVP threshold range PMBus configurable UVP/OVP response time UVP/OVP response time range OVP threshold range PMBus configurable Solution 115 % Vo 0 Vo 100-115 % | | | | PMRus configurable | + | | | | | Output voltage Over/Under Voltage Protection, OVP/UVP OVP/UVP OVP threshold OVP threshold OVP threshold OVP threshold range PMBus configurable UVP/OVP response time UVP/OVP response time range OVP threshold | | | • | 1 MDao comigarable | | | | | | Over/Under Voltage Protection, OVP/UVP OVP/UVP OVP threshold range PMBus configurable 100-115 % Vo UVP/OVP response time UVP/OVP response time PMBus configurable 5-60 µs | | | | | | - | | | | OVP/UVP UVP/OVP response time UVP/OVP response time UVP/OVP response time range PMBus configurable 5-60 μs | | | | PMBus configurable | | | | | | UVP/OVP response time range PMBus configurable 5-60 µs | | | | garabio | | | | | | | OVF/U | / V I * | UVP/OVP | PMBus configurable | | | | | | | | | Fault response | See Note 3 | Autom | natic restart 70 ms | | | # 12A Digital PoL DC-DC Converter Series | Characteristics | | | Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------------|----------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------|---------|-----------------------|----------------------------------------------|----------| | | | OCP threshold | | | 18 | | Α | | Over Cu | ırrent | OCP threshold range | PMBus configurable | | 0-18 | | Α | | Protection, Protection delay, | | Protection delay, | See Note 4 | | 5 | | $T_{sw}$ | | OCP | OCP Protection delay range | | PMBus configurable | | 1-32 | | $T_sw$ | | | | Fault response | See Note 3 | Autor | natic restart, 70 ms | | | | | | OTP threshold | | | 120 | | °C | | | emperature | OTP threshold range | PMBus configurable | | -40+120 | | °C | | Protection | | OTP hysteresis | | | 15 | | °C | | OTP at<br>See Not | | OTP hysteresis range | PMBus configurable | | 0-160 | | °C | | See No | le 9 | Fault response | See Note 3 | Autom | natic restart, 240 ms | <u> </u> | | | | | T date reopenee | 555 11515 5 | 7101011 | idio rootari, 2 ro me | <u>* </u> | | | V <sub>IL</sub> | Logic input lov | w threshold | SYNC, SA0, SA1, SCL, SDA, | | | 0.8 | V | | V <sub>IH</sub> | Logic input his | | GCB, CTRL, VSET | 2 | | | V | | I <sub>IL</sub> | Logic input lov | • | CTRL | | | 0.6 | mA | | V <sub>OL</sub> | Logic output le | | | | | 0.4 | V | | V <sub>OH</sub> | Logic output h | | SYNC, SCL, SDA, SALERT, | 2.25 | | | V | | I <sub>OL</sub> | | ow sink current | GCB, PG | | | 4 | mA | | I <sub>OH</sub> | | nigh source current | † ´ | | | 2 | mA | | t <sub>set</sub> | Setup time, S | | See Note 1 | 300 | | | ns | | thold | Hold time, SM | | See Note 1 | 250 | | | ns | | t <sub>free</sub> | Bus free time, | | See Note 1 | 2 | | | ms | | Ср | | citance on logic pins | 000110101 | | | 10 | pF | | Ор | internal capac | starioe ori rogio pirio | | | | 10 | Į Pi | | Boot-up | o time | | See Note 11 | | 35 | | ms | | | | Delay duration | | | 10 | | | | | | Delay duration range | PMBus configurable | | 2-500000 | | ms | | Output<br>Delay 1 | Voltage<br>Fime | Delay accuracy | Default configuration:<br>CTRL controlled<br>Precise timing enabled | | ±0.25 | | ms | | See No | te 6 | turn-on | PMBus controlled Precise timing disabled | | -0.25/+4 | | ms | | | | Delay accuracy turn-off | | | -0.25/+4 | | ms | | Output | Voltage | Ramp duration | | | 10 | | ms | | Ramp | | Ramp duration range | PMBus configurable | | 0-200 | | 1113 | | See No | ote 14 | Ramp time accuracy | | | 100 | | μs | | VTRK I | nput Bias Currer | nt | V <sub>VTRK</sub> = 5.5 V | | 110 | 200 | μA | | VTRK Tracking Ramp Accuracy (V <sub>O</sub> - V <sub>VTRK</sub> ) | | 100% Tracking, see Note 8 | -100 | - | 100 | mV | | | | Regulation Accur | | 100% Tracking | -1 | | 1 | % | | | - | | - | | 3 | | % | | | | READ_VIN vs V <sub>I</sub> READ_VOUT vs V <sub>O</sub> | | | 3 | | % | | | | KEAD_VOUT VS Vo | L =0.42.4 T 2.5 | | 1 | | % | | Monitor | ring accuracy | READ_IOUT vs I <sub>0</sub> | I <sub>O</sub> =0-12 A, T <sub>P1</sub> = 0 to +95°C<br>V <sub>I</sub> = 12 V | | ±1.6 | | Α | | | | READ_IOUT vs Io | I <sub>O</sub> =0-12 A, T <sub>P1</sub> = 0 to +95°C<br>V <sub>I</sub> = 4.5-14 V | | ±2.7 | | Α | Note 1: See section I2C/SMBus Setup and Hold Times - Definitions. Note 2: Monitorable over PMBus Interface. Note 3: Automatic restart ~70 or 240 ms after fault if the fault is no longer present. Continuous restart attempts if the fault reappear after restart. See Operating Information for other fault response options. Note 4: $T_{\rm sw}$ is the switching period. Note 5: Within +/-3% of $V_{\rm O}$ Note 6: See section Soft-start Power Up. Note 8: Tracking functionality is designed to follow a VTRK signal with slewrate < 2.4V/ms. For faster VTRK signals accuracy will depend on the regulator bandwidth. Note 9: See section Over Temperature Protection (OTP). Note 10: See section External Capacitors. Note 11: See section Start-Up Procedure. Note 12: See graph Output Ripple vs External Capacitance and Operating information section Output Ripple and Noise. Note 13: See graph Load Transient vs. External Capacitance and Operating information section External Capacitors. Note 14: Time for reaching 100% of nominal Vout. Note 15: For Vout < 1.0V accuracy is +/-10 mV. For further deviations see section Output Voltage Adjust using PMBus. Note 17: Without minimum load the monitoring function will cause an output voltage of ~0.6 V when the output is disabled. This does not apply if Low Power mode is used. 12A Digital PoL DC-DC Converter Series # Typical Characteristics Efficiency and Power Dissipation # Efficiency vs. Output Current, V<sub>I</sub>=5 V # Efficiency vs. Output Current, V<sub>I</sub>=12 V # Efficiency vs. Output Current and Switch Frequency # Power Dissipation vs. Output Current, V<sub>I</sub>=5 V # Power Dissipation vs. Output Current, V<sub>I</sub>=12 V # Power Dissipation vs. Output Current and Switch Frequency 12A Digital PoL DC-DC Converter Series # Typical Characteristics Load Transient # Load Transient vs. External Capacitance, Vo=1.0 V # Load Transient vs. External Capacitance, Vo=3.3 V # Load transient vs. Switch Frequency # **Output Load Transient Response, Default PID/NLR** 12A Digital PoL DC-DC Converter Series # Typical Characteristics Output Current Characteristic # Output Current Derating, Vo=0.6 V # Output Current Derating, $V_0$ =1.0 V # Output Current Derating, Vo=3.3 V # Output Current Derating, Vo=5.0 V # Current Limit Characteristics, Vo=1.0 V # Current Limit Characteristics, Vo=3.3 V 12A Digital PoL DC-DC Converter Series # **Typical Characteristics Output Voltage** # Output Ripple & Noise, Vo=1.0 V ### Output Ripple & Noise, Vo=3.3 V # **Output Ripple vs. Input Voltage** # **Output Ripple vs. Frequency** ### **Output Ripple vs. External Capacitance** of capacitors with 470 μF/10 mΩ, ### Load regulation, Vo=3.3 V 12A Digital PoL DC-DC Converter Series # Typical Characteristics Start-up and shut-down # Start-up by input source Time scale: (20 ms/div.). # Shut-down by input source Shut-down enabled by disconnecting V<sub>I</sub> Top trace: Input voltage (5 V/div). at: Bottom trace: Output voltage (2 V/div.). $T_{P1} = +25^{\circ}C, \ V_{I} = 12 \ V, \ V_{O} = 3.3 \ V$ Time scale: (2 ms/div.). $C_{O} = 470 \ \mu\text{F/10} \ \text{m}\Omega, \ I_{O} = 12 \ \text{A}$ # Start-up by CTRL signal $C_{O} = 470 \ \mu F/10 \ m\Omega, I_{O} = 12 \ A$ # Shut-down by CTRL signal Shut-down enabled by disconnecting V<sub>I</sub> Top trace: output voltage (2 V/div). at: Bottom trace: CTRL signal (2 V/div.). $T_{P1} = +25^{\circ}C, \ V_{I} = 12 \ V, \ V_{O} = 3.3 \ V \\ C_{O} = 470 \ \mu\text{F}/10 \ m\Omega, \ I_{O} = 12 \ A$ Time scale: (2 ms/div.). 12A Digital PoL DC-DC Converter Series # **EMC Specification** Conducted EMI measured according to test set-up and standard MIL std 0141 - 58000. The fundamental switching frequency is 320 kHz at $V_I$ = 12.0 V, max $I_O$ . Conducted EMI Input terminal value (typical for default EMI without filter Test set-up ### **Layout Recommendations** The radiated EMI performance of the product will depend on the PWB layout and ground layer design. It is also important to consider the stand-off of the product. If a ground layer is used, it should be connected to the output of the product and the equipment ground or chassis. A ground layer will increase the stray capacitance in the PWB and improve the high frequency EMC performance. ### **Output Ripple and Noise** Output ripple and noise is measured according to figure below. A 50 mm conductor works as a small inductor forming together with the two capacitances a damped filter. Output ripple and noise test set-up. # Operating information ### **Power Management Overview** This product is equipped with a PMBus interface. The product incorporates a wide range of readable and configurable power management features that are simple to implement with a minimum of external components. Additionally, the product includes protection features that continuously safeguard the load from damage due to unexpected system faults. A fault is also shown as an alert on the SALERT pin. The following product parameters can continuously be monitored by a host: Input voltage, output voltage/current, and internal temperature. If the monitoring is not needed it can be disabled and the product enters a low power mode reducing the power consumption. The protection features are not affected. The product is delivered with a default configuration suitable for a wide range operation in terms of input voltage, output voltage, and load. The configuration is stored in an internal Non-Volatile Memory (NVM). All power management functions can be reconfigured using the PMBus interface. Please contact your local Murata Power Solutions representative for design support of custom configurations or appropriate SW tools for design and down-load of your own configurations. ### **Input Voltage** The input voltage range, 4.5 - 14 V, makes the product easy to use in intermediate bus applications when powered by a non-regulated bus converter or a regulated bus converter. See Ordering Information for input voltage range. ### Input Under Voltage Lockout, UVLO The product monitors the input voltage and will turn-on and turn-off at configured levels. The default turn-on input voltage level setting is 4.20 V, whereas the corresponding turn-off input voltage level is 3.85 V. Hence, the default hysteresis between turn-on and turn-off input voltage is 0.35 V. Once an input turn- 12A Digital PoL DC-DC Converter Series off condition occurs, the device can respond in a number of ways as follows: - Continue operating without interruption. The unit will continue to operate as long as the input voltage can be supported. If the input voltage continues to fall, there will come a point where the unit will cease to operate. - Continue operating for a given delay period, followed by shutdown if the fault still exists. The device will remain in shutdown until instructed to restart. - Initiate an immediate shutdown until the fault has been cleared. The user can select a specific number of retry attempts. The default response from a turn-off is an immediate shutdown of the device. The device will continuously check for the presence of the fault condition. If the fault condition is no longer present, the product will be re-enabled. The turn-on and turn-off levels and response can be reconfigured using the PMBus interface. # **Remote Control** The product is equipped with a remote control function, i.e., the CTRL pin. The remote control can be connected to either the primary negative input connection (GND) or an external voltage (Vext), which is a 3 - 5 V positive supply voltage in accordance to the SMBus Specification version 2.0. The CTRL function allows the product to be turned on/off by an external device like a semiconductor or mechanical switch. By default the product will turn on when the CTRL pin is left open and turn off when the CTRL pin is applied to GND. The CTRL pin has an internal pull-up resistor. When the CTRL pin is left open, the voltage generated on the CTRL pin is max 5.5 V. If the device is to be synchronized to an external clock source, the clock frequency must be stable prior to asserting the CTRL pin. The product can also be configured using the PMBus interface to be "Always on", or turn on/off can be performed with PMBus commands. # **Input and Output Impedance** The impedance of both the input source and the load will interact with the impedance of the product. It is important that the input source has low characteristic impedance. The performance in some applications can be enhanced by addition of external capacitance as described under External Decoupling Capacitors. If the input voltage source contains significant inductance, the addition a capacitor with low ESR at the input of the product will ensure stable operation. ### **External Capacitors** Input capacitors: The input ripple RMS current in a buck converter is equal to Eq. 1. $$I_{inputRMS} = I_{load} \sqrt{D(1-D)}$$ , where $I_{load}$ is the output load current and D is the duty cycle. The maximum load ripple current becomes $I_{load}/2$ . The ripple current is divided into three parts, i.e., currents in the input source, external input capacitor, and internal input capacitor. How the current is divided depends on the impedance of the input source, ESR and capacitance values in the capacitors. A minimum capacitance of 300 µF with low ESR is recommended. The ripple current rating of the capacitors must follow Eq. 1. For high-performance/transient applications or wherever the input source performance is degraded, additional low ESR ceramic type capacitors at the input is recommended. The additional input low ESR capacitance above the minimum level insures an optimized performance. # Output capacitors: When powering loads with significant dynamic current requirements, the voltage regulation at the point of load can be improved by addition of decoupling capacitors at the load. The most effective technique is to locate low ESR ceramic and electrolytic capacitors as close to the load as possible, using several capacitors in parallel to lower the effective ESR. The ceramic capacitors will handle high-frequency dynamic load changes while the electrolytic capacitors are used to handle low frequency dynamic load changes. Ceramic capacitors will also reduce high frequency noise at the load. It is equally important to use low resistance and low inductance PWB layouts and cabling. External decoupling capacitors are a part of the control loop of the product and may affect the stability margins. Stable operation is guaranteed for the following total capacitance $\,C_O\,$ in the output decoupling capacitor bank where Eq. 2. $$C_0 = [C_{\min}, C_{\max}] = [300, 7500] \mu F.$$ The decoupling capacitor bank should consist of capacitors which have a capacitance value larger than $C \geq C_{\min}$ and has an ESR range of Eq. 3. $$ESR = [ESR_{min}, ESR_{max}] = [5, 30] \text{ m}\Omega$$ The control loop stability margins are limited by the minimum time constant $\tau_{\rm min}$ of the capacitors. Hence, the time constant of the capacitors should follow Eq. 4. Eq. 4. $$\tau \ge \tau_{\min} = C_{\min} ESR_{\min} = 1.5 \mu s$$ This relation can be used if your preferred capacitors have parameters outside the above stated ranges in Eq. 2 and Eq.3. • If the capacitors capacitance value is $\, C \! < \! C_{\min} \,$ one must use at least $\, N \,$ capacitors where $$N \ge \left\lceil \frac{C_{\min}}{C} \right\rceil$$ and $ESR \ge ESR_{\min} \frac{C_{\min}}{C}$ . If the ESR value is ESR > ESR<sub>max</sub> one must use at least N capacitors of that type where 12A Digital PoL DC-DC Converter Series $$N \ge \left\lceil \frac{ESR}{ESR_{\max}} \right\rceil$$ and $C \ge \frac{C_{\min}}{N}$ . • If the ESR value is $ESR < ESR_{\min}$ the capacitance value should be $$C \ge C_{\min} \frac{ESR_{\min}}{ESR}$$ . For a total capacitance outside the above stated range or capacitors that do not follow the stated above requirements above a re-design of the control loop parameters will be necessary for robust dynamic operation and stability. # **Control Loop Compensation** The product is configured with a robust control loop compensation which allows for a wide range operation of input and output voltages and capacitive loads as defined in the section External Decoupling Capacitors. For an application with a specific input voltage, output voltage, and capacitive load, the control loop can be optimized for a robust and stable operation and with an improved load transient response. This optimization will minimize the amount of required output decoupling capacitors for a given load transient requirement yielding an optimized cost and minimized board space. The control loop parameters can be reconfigured using the PMBus interface. ### **Load Transient Response Optimization** The product incorporates a Non-Linear transient Response. NLR. loop that decreases the response time and the output voltage deviation during a load transient. The NLR results in a higher equivalent loop bandwidth than is possible using a traditional linear control loop. The product is pre-configured with appropriate NLR settings for robust and stable operation for a wide range of input voltage and a capacitive load range as defined in the section External Decoupling Capacitors. For an application with a specific input voltage, output voltage, and capacitive load, the NLR configuration can be optimized for a robust and stable operation and with an improved load transient response. This will also reduce the amount of output decoupling capacitors and yield a reduced cost. However, the NLR slightly reduces the efficiency. In order to obtain maximal energy efficiency the load transient requirement has to be met by the standard control loop compensation and the decoupling capacitors. The NLR settings can be reconfigured using the PMBus interface. ### **Remote Sense** The product has remote sense that can be used to compensate for voltage drops between the output and the point of load. The sense traces should be located close to the PWB ground layer to reduce noise susceptibility. Due to derating of internal output capacitance the voltage drop should be kept below $V_{DROPMAX} = (5.5-Vout)/2$ . A large voltage drop will impact the electrical performance of the regulator. If the remote sense is not needed +S should be connected to VOUT and -S should be connected to GND. # Output Voltage Adjust using Pin\_strap Resistor Using an external Pin-strap resistor, $R_{\text{SET}}$ , the output voltage can be set in the range 0.6 V to 3.3 V at 28 different levels shown in the table below. The resistor should be applied between the VSET pin and the PREF pin R<sub>SET</sub> also sets the maximum output voltage, see section "Output Voltage Range Limitation". The resistor is sensed only during product start-up. Changing the resistor value during normal operation will not change the output voltage. The input voltage must be at least 1 V larger than the output voltage in order to deliver the correct output voltage. See Ordering Information for output voltage range. The following table shows recommended resistor values for $R_{\text{SET}}$ . Maximum 1% tolerance resistors are required. | V <sub>OUT</sub> [V] | $R_{SET}[k\Omega]$ | V <sub>OUT</sub> [V] | $R_{SET}[k\Omega]$ | |----------------------|--------------------|----------------------|--------------------| | 0.60 | 10 | 1.50 | 46.4 | | 0.65 | 11 | 1.60 | 51.1 | | 0.70 | 12.1 | 1.70 | 56.2 | | 0.75 | 13.3 | 1.80 | 61.9 | | 0.80 | 14.7 | 1.90 | 68.1 | | 0.85 | 16.2 | 2.00 | 75 | | 0.90 | 17.8 | 2.10 | 82.5 | | 0.95 | 19.6 | 2.20 | 90.9 | | 1.00 | 21.5 | 2.30 | 100 | | 1.05 | 23.7 | 2.50 | 110 | | 1.10 | 26.1 | 3.00 | 121 | | 1.15 | 28.7 | 3.30 | 133 | | 1.20 | 31.6 | 4.00 | 147 | | 1.25 | 34.8 | 5.00 | 162 | | 1.30 | 38.3 | 5.50 | 178 | | 1.40 | 42.2 | | | The output voltage and the maximum output voltage can be pin strapped to three fixed values by connecting the VSET pin according to the table below. | V <sub>OUT</sub> [V] | VSET | |----------------------|------------------------------| | 0.60 | Shorted to PREF | | 1.2 | Open "high impedance" | | 2.5 | Logic High, GND as reference | 12A Digital PoL DC-DC Converter Series ### **Output Voltage Adjust using PMBus** The output voltage set by pin-strap can be overridden by configuration file or by using a PMBus command. See Electrical Specification for adjustment range. When setting the output voltage by configuration file or by a PMBus command, the specified output voltage accuracy is valid only when the set output voltage level falls within the same bin range as the voltage level defined by the pin-strap resistor $R_{\text{SET}}$ . The applicable bin ranges are defined in the table below. Valid accuracy for voltage levels outside the applicable bin range is two times the specified. ### Example: Nominal Vout is set to 1.10V by Rset=26.1kohm. 1.10V falls within the bin range 0.988-1.383V, thus specified accuracy is valid when adjusting Vout within 0.988-1.383V. | V <sub>OUT</sub> bin ranges [V] | |---------------------------------| | 0 – 0.988 | | 0.988 – 1.383 | | 1.383 – 1.975 | | 1.975 – 2.398 | | 2.398 – 2.963 | | 2.963 – 3.753 | | 3.753 – 4.938 | | 4.938 – | # **Output Voltage Range Limitation** The output voltage range that is possible to set by configuration or by the PMBus interface is limited by the pinstrap resistor $R_{\rm SET.}$ The maximum output voltage is set to 110% of the nominal output value defined by $R_{\rm SET.}$ , $V_{OUT\_MAX} = 1.1 \times V_{OUT\_RSET}$ . This protects the load from an over voltage due to an accidental wrong PMBus command. ### **Over Voltage Protection (OVP)** The product includes over voltage limiting circuitry for protection of the load. The default OVP limit is 15% above the nominal output voltage. If the output voltage exceeds the OVP limit, the product can respond in different ways: - Initiate an immediate shutdown until the fault has been cleared. The user can select a specific number of retry attempts. - Turn off the high-side MOSFET and turn on the low-side MOSFET. The low-side MOSFET remains ON until the device attempts a restart, i.e. the output voltage is pulled to ground level (crowbar function). The default response from an overvoltage fault is to immediately shut down as in 2. The device will continuously check for the presence of the fault condition, and when the fault condition no longer exists the device will be re-enabled. For continuous OVP when operating from an external clock for synchronization, the only allowed response is an immediate shutdown. The OVP limit and fault response can be reconfigured using the PMBus interface. # **Under Voltage Protection (UVP)** The product includes output under voltage limiting circuitry for protection of the load. The default UVP limit is 15% below the nominal output voltage. The UVP limit can be reconfigured using the PMBus interface. ### **Power Good** The product provides a Power Good (PG) flag in the Status Word register that indicates the output voltage is within a specified tolerance of its target level and no fault condition exists. If specified in section Connections, the product also provides a PG signal output. The PG pin is active high and by default open-drain but may also be configured as push-pull via the PMBus interface. By default, the PG signal will be asserted when the output reaches above 90% of the nominal voltage, and de-asserted when the output falls below 85% of the nominal voltage. These limits may be changed via the PMBus interface. A PG delay period is defined as the time from when all conditions within the product for asserting PG are met to when the PG signal is actually asserted. The default PG delay is set to 10 ms. This value can be reconfigured using the PMBus interface # **Switching Frequency** The fundamental switching frequency is 320 kHz, which yields optimal power efficiency. The switching frequency can be set to any value between 200 kHz and 640 kHz using the PMBus interface. The switching frequency will change the efficiency/power dissipation, load transient response and output ripple. For optimal control loop performance the control loop must be re-designed when changing the switching frequency. ### **Synchronization** Synchronization is a feature that allows multiple products to be synchronized to a common frequency. Synchronized products powered from the same bus eliminate beat frequencies reflected back to the input supply, and also reduces EMI filtering requirements. Eliminating the slow beat frequencies (usually <10 kHz) allows the EMI filter to be designed to attenuate only the synchronization frequency. Synchronization can also be utilized for phase spreading, described in section Phase Spreading. The products can be synchronized with an external oscillator or one product can be configured with the SYNC pin as a SYNC Output working as a master driving the synchronization. All others on the same synchronization bus should be configured with SYNC Input or SYNC Auto Detect (Default configuration) for correct operation. When the SYNC pin is configured in auto detect mode the product will automatically check for a clock signal on the SYNC pin. 12A Digital PoL DC-DC Converter Series ### **Phase Spreading** When multiple products share a common DC input supply, spreading of the switching clock phase between the products can be utilized. This dramatically reduces input capacitance requirements and efficiency losses, since the peak current drawn from the input supply is effectively spread out over the whole switch period. This requires that the products are synchronized. Up to 16 different phases can be used. The phase spreading of the product can be configured using the PMBus interface. ### **Adaptive Diode Emulation** Most power converters use synchronous rectification to optimize efficiency over a wide range of input and output conditions. However, at light loads the synchronous MOSFET will typically sink current and introduce additional energy losses associated with higher peak inductor currents, resulting in reduced efficiency. Adaptive diode emulation mode turns off the low-side FET gate drive at low load currents to prevent the inductor current from going negative, reducing the energy losses and increasing overall efficiency. Diode emulation is not available for current sharing groups. Note: the overall bandwidth of the product may be reduced when in diode emulation mode. It is recommended that diode emulation is disabled prior to applying significant load steps. The diode emulation mode can be configured using the PMBus interface. # **Adaptive Frequency and Pulse Skip Control** Since switching losses contribute to the efficiency of the power converter, reducing the switching frequency will reduce the switching losses and increase efficiency. The product includes an Adaptive Frequency Control mode, which effectively reduces the observed switching frequency as the load decreases. Adaptive frequency mode is only available while the device is operating within Adaptive Diode Emulation Mode. As the load current is decreased, diode emulation mode decreases the Synch-FET on-time to prevent negative inductor current from flowing. As the load is decreased further, the Switch-FET pulse width will begin to decrease while maintaining the programmed frequency, f<sub>PROG</sub> (set by the FREQ SWITCH command). Once the Switch-FET pulse width (D) reaches 50% of the nominal duty cycle, D<sub>NOM</sub> (determined by $V_1$ and $V_0$ ), the switching frequency will start to decrease according to the following equation: Eq. 5. $$f_{sw} = D \left( \frac{2(f_{PROG} - f_{MIN})}{D_{NOM}} \right) + f_{MIN}$$ . Disabling a minimum Synch-FET makes the product also pulse skip which reduces the power loss further. It should be noted that adaptive frequency mode is not available for current sharing groups and is not allowed when available for current sharing groups and is not allowed when the device is placed in auto-detect mode and a clock source is present on the SYNC pin, or if the device is outputting a clock signal on its SYNC pin. The adaptive frequency and pulse skip modes can be configured using the PMBus interface. ### **Efficiency Optimized Dead Time Control** The product utilizes a closed loop algorithm to optimize the dead-time applied between the gate drive signals for the switch and synch FETs. The algorithm constantly adjusts the deadtime non-overlap to minimize the duty cycle, thus maximizing efficiency. This algorithm will null out deadtime differences due to component variation, temperature and loading effects. The algorithm can be configured via the PMBus interface. ### Over Current Protection (OCP) The product includes current limiting circuitry for protection at continuous overload. The following OCP response options are available: - 1. Initiate a shutdown and attempt to restart an infinite number of times with a preset delay period between attempts. - Initiate a shutdown and attempt to restart a preset number of times with a preset delay period - Continue operating for a given delay period, followed by shutdown if the fault still exists. - 4. Continue operating through the fault (this could result in permanent damage to the product). - 5. Initiate an immediate shutdown. The default response from an over current fault is an immediate shutdown of the device. The device will continuously check for the presence of the fault condition, and if the fault condition no longer exists the device will be reenabled. The load distribution should be designed for the maximum output short circuit current specified. The OCP limit and response of the product can be reconfigured using the PMBus interface. # **Start-up Procedure** The product follows a specific internal start-up procedure after power is applied to the VIN pin: - Status of the address and output voltage pin-strap pins are checked and values associated with the pin settings are loaded. - Values stored in the Murata default non-volatile memory are loaded. This overwrites any previously loaded values. - Values stored in the user non-volatile memory are loaded. This overwrites any previously loaded values. Once this process is completed and the start-up time has passed (see Electrical Specification), the product is ready to be enabled using the CTRL pin. The product is also ready to accept commands via the PMBus interface, which will overwrite any values loaded during the start-up procedure. 12A Digital PoL DC-DC Converter Series ### **Soft-start Power Up** The soft-start control introduces a time-delay before allowing the output voltage to rise. Once the boot-up time has passed and the output has been enabled, the device requires approximately 2 ms before its output voltage may be allowed to start its ramp-up process. If a soft-start delay period less than 2 ms has been configured the device will default to a 2 ms delay period. If a delay period greater than 2 ms is configured, the device will wait for the configured delay period prior to starting to ramp its output. After the delay period has expired, the output will begin to ramp towards its target voltage according to the configured soft-start ramp time. The default settings for the soft-start delay period and the soft-start ramp time is 10 ms. Hence, power-up is completed within 20 ms in default configuration using remote control. Precise timing reduces the delay time variations and is by default activated. The soft-start power up of the product can be reconfigured using the PMBus interface. Illustration of Power Up Procedure. # **Output Voltage Sequencing** A group of products may be configured to power up in a predetermined sequence. This feature is especially useful when powering advanced processors, FPGAs, and ASICs that require one supply to reach its operating voltage prior to another. Multi-product sequencing can be achieved by configuring the start delay and rise time of each device through the PMBus interface and by using the CTRL start signal. Illustration of Output Voltage Sequencing. # **Voltage Tracking** The product integrates a lossless tracking scheme that allows its output to track a voltage that is applied to the VTRK pin with no external components required. During ramp-up, the output voltage follows the VTRK voltage until the preset output voltage level is met. The product offers two modes of tracking as follows: Coincident. This mode configures the product to ramp its output voltage at the same rate as the voltage applied to the VTRK pin. Illustration of Coincident Voltage Tracking. Ratiometric. This mode configures the product to ramp its output voltage at a rate that is a percentage of the voltage applied to the VTRK pin. The default setting is 50%, but a different tracking ratio may be set by an external resistive voltage divider or through the PMBus interface. Illustration of Ratiometric Voltage Tracking The master device in a tracking group is defined as the device that has the highest target output voltage within the group. This master device will control the ramp rate of all tracking devices and is not configured for tracking mode. All of the CTRL pins in the tracking group must be connected and driven by a single logic source. It should be noted that current sharing groups that are also configured to track another voltage do not offer pre-bias protection; a minimum load should therefore be enforced to avoid the output voltage from being held up by an outside force. 12A Digital PoL DC-DC Converter Series # Voltage Margining Up/Down The product can adjust its output higher or lower than its nominal voltage setting in order to determine whether the load device is capable of operating over its specified supply voltage range. This provides a convenient method for dynamically testing the operation of the load circuit over its supply margin or range. It can also be used to verify the function of supply voltage supervisors. Margin limits of the nominal output voltage ±5% are default, but the margin limits can be reconfigured using the PMBus interface. ### **Pre-Bias Startup Capability** Pre-bias startup often occurs in complex digital systems when current from another power source is fed back through a dual-supply logic component, such as FPGAs or ASICs. The product incorporates synchronous rectifiers, but will not sink current during startup, or turn off, or whenever a fault shuts down the product in a pre-bias condition. Pre-bias protection is not offered for current sharing groups that also have voltage tracking enabled. # **Group Communication Bus** The Group Communication Bus, GCB, is used to communicate between products. This dedicated bus provides the communication channel between devices for features such as sequencing, fault spreading and current sharing. The GCB bus solves the PMBus data rate limitation. The GCB pin of all products in an application should be connected together. A pull-up resistor is required on the common GCB in order to guarantee the rise time as follows: Eq. 6 $$au=R_{\it GCB}\,C_{\it GCB}\,\leq 1\,\mu s$$ , where $R_{\it GCB}$ is the pull up resistor value and $C_{\it GCB}$ is the bus loading. The pull-up resistor should be tied to an external supply voltage in range from 3.3 to 5 V, which should be present prior to or during power-up. If exploring untested compensation or deadtime configurations, it is recommended that 27 $\Omega$ series resistors are placed between the GCB pin of each product and the common GCB connection. This will avoid propagation of faults between products potentially caused by hazardous configuration settings. When the configurations of the products are settled the series resistors can be removed. # **Fault spreading** The product can be configured to broadcast a fault event over the GCB bus to the other devices in the group. When a non-destructive fault occurs and the device is configured to shut down on a fault, the device will shut down and broadcast the fault event over the GCB bus. The other devices on the GCB bus will shut down together if configured to do so, and will attempt to re-start in their prescribed order if configured to do so. # **Over Temperature Protection (OTP)** The products are protected from thermal overload by an internal over temperature shutdown circuit. When $T_{P1}$ as defined in thermal consideration section exceeds $120^{\circ}C$ the product will shut down. The product will make continuous attempts to start up and resume normal operation automatically when the temperature has dropped >15°C below the over temperature threshold. The specified OTP level and hysteresis are valid for worst case operation regarding cooling conditions, input voltage and output voltage. This means the OTP level and hysteresis in many cases will be lower. The OTP level, hysteresis, and fault response of the product can be reconfigured using the PMBus interface. The fault response can be configured as follows: - Initiate a shutdown and attempt to restart an infinite number of times with a preset delay period between attempts (default configuration). - 2. Initiate a shutdown and attempt to restart a preset number of times with a preset delay period between attempts. - Continue operating for a given delay period, followed by shutdown if the fault still exists. - Continue operating through the fault (this could result in permanent damage to the power supply). - 5. Initiate an immediate shutdown. ### **Optimization examples** This product is designed with a digital control circuit. The control circuit uses a configuration file which determines the functionality and performance of the product. It is possible to change the configuration file to optimize certain performance characteristics. In the table below is a schematic view on how to change different configuration parameters in order to achieve an optimization towards a wanted performance. | <u> </u> | Increase | |---------------|-----------| | $\rightarrow$ | No change | | I. | Decrease | | Config. parameters | Switching frequency | Control<br>loop<br>bandwidth | NLR<br>threshold | Diode<br>emulation<br>(DCM) | Min.<br>pulse | |------------------------------------------|---------------------|------------------------------|------------------|-----------------------------|-------------------------| | Optimized performence | | | | | | | Maximize efficiency | $\rightarrow$ | $\rightarrow$ | <b>↑</b> | Enable | Disable | | Minimize ripple ampl. | <b>↑</b> | $\rightarrow$ | 1 | Enable<br>or<br>disable | Enable<br>or<br>disable | | Improve<br>load<br>transient<br>response | <b>↑</b> | 1 | <b>↓</b> | Disable | Disable | | Minimize<br>idle power<br>loss | <b>↓</b> | <b>↑</b> | $\rightarrow$ | Enable | Enable | 12A Digital PoL DC-DC Converter Series | | | I | ., | | | | |-------------------|------------------------------------|--------------------------------|-------------------------------------------------------------------------------------|------|------|--| | | | Default | V <sub>O</sub> = 0.6 V | 0.36 | | | | | | configuration:<br>Continues | V <sub>O</sub> = 1.0 V | 0.35 | W | | | | | Conduction | V <sub>O</sub> = 3.3 V | 0.54 | | | | Pi | Input idling power | Mode, CCM | V <sub>O</sub> = 5.0 V | 0.97 | | | | r li | (no load) | DCM,<br>Discontinues | V <sub>O</sub> = 0.6 V | 0.30 | | | | | , | Conduction | V <sub>O</sub> = 1.0 V | 0.37 | 14/ | | | | | Mode | V <sub>O</sub> = 3.3 V | 0.41 | W | | | | | (diode<br>emulation) | V <sub>O</sub> = 5.0 V | 0.45 | | | | Pli | Input idling | DCM with | V <sub>O</sub> = 0.6 V | 0.29 | | | | | power<br>(no load) | Adaptive<br>Frequency | V <sub>O</sub> = 1.0 V | 0.35 | | | | | ( | and Minimum | V <sub>O</sub> = 3.3 V | 0.37 | W | | | | | Pulse<br>Enabled | V <sub>O</sub> = 5.0 V | 0.42 | | | | | | DCM with | V <sub>O</sub> = 0.6 V | 0.25 | | | | | | Adaptive<br>Frequency | V <sub>O</sub> = 1.0 V | 0.20 | | | | | | and Minimum | V <sub>O</sub> = 3.3 V | 0.20 | W | | | | | Pulse<br>Disabled | V <sub>O</sub> = 5.0 V | 0.20 | | | | | | | Default<br>configuration:<br>Monitoring<br>enabled,<br>Precise<br>timing<br>enabled | 180 | mW | | | P <sub>CTRL</sub> | Input<br>standby<br>power | Turned off<br>with<br>CTRL-pin | Monitoring<br>enabled,<br>Precise<br>timing<br>disabled | 120 | mW | | | | | | Low power<br>mode:<br>Monitoring<br>disabled,<br>Precise<br>timing<br>disabled | 85 | mW | | | | | Default | $V_{\rm O} = 0.6 \ V$ | 55 | | | | | Load<br>transient | configuration | V <sub>O</sub> = 1.0 V | 65 | mV | | | | peak | di/dt = 2 A/µs | V <sub>O</sub> = 3.3 V | 110 | 1117 | | | V <sub>tr1</sub> | voltage<br>deviation | C <sub>0</sub> =470 μF | V <sub>O</sub> = 5.0 V | 190 | | | | V tr1 | ueviation | Optimized | V <sub>O</sub> = 0.6 V | 40 | | | | | Load step | PID and NLR configuration | V <sub>O</sub> = 1.0 V | 35 | mV | | | | 25-75-25%<br>of max I <sub>O</sub> | di/dt = 2 A/µs | V <sub>O</sub> = 3.3 V | 55 | 1117 | | | | | C <sub>0</sub> =470 μF | V <sub>O</sub> = 5.0 V | 105 | | | | | | Default | V <sub>O</sub> = 0.6 V | 230 | | | | | Load | configuration | V <sub>O</sub> = 1.0 V | 210 | | | | | transient recovery | di/dt = 2 A/µs | V <sub>O</sub> = 3.3 V | 200 | | | | +. | time | C <sub>0</sub> =470 μF | V <sub>O</sub> = 5.0 V | 200 | 110 | | | t <sub>tr1</sub> | Load stan | Optimized | V <sub>O</sub> = 0.6 V | 45 | us | | | | Load step<br>25-75-25% | PID and NLR configuration | V <sub>O</sub> = 1.0 V | 40 | | | | | of max I <sub>O</sub> | di/dt = 2 A/µs | V <sub>O</sub> = 3.3 V | 40 | | | | | | C <sub>0</sub> =470 μF | V <sub>O</sub> = 5.0 V | 35 | | | # Efficiency vs. Output Current and Switching frequency Efficiency vs. load current and switching frequency at $T_{P1}$ = +25°C. $V_I$ =12 V, $V_O$ =3.3V, $C_O$ =470 $\mu$ F/10 m $\Omega$ Default configuration except changed frequency # Power Dissipation vs. Output Current and Switching frequency Dissipated power vs. load current and switching frequency at $T_{P1}$ = +25°C. $V_{I}$ =12 V, $V_{O}$ =3.3V, $C_{O}$ =470 $\mu F/10$ m $\Omega$ Default configuration except changed frequency # Output Ripple vs. Switching frequency Output voltage ripple V<sub>pk-pk</sub> at: T<sub>P1</sub> = +25°C, V<sub>I</sub> = 12 V, C<sub>O</sub>=470 $\mu$ F/10 m $\Omega$ , I<sub>O</sub> = 12 A resistive load. Default configuration except changed frequency. # 12A Digital PoL DC-DC Converter Series # Load transient vs. Switching frequency Load transient peak voltage deviation vs. frequency. Step-change (3-9-3 A). $T_{P1} = +25^{\circ}C$ . $V_1=12 \text{ V}$ , $V_0=3.3 \text{ V}$ , $C_0=470 \text{ }\mu\text{F}/10 \text{ }m\Omega$ # Output Load Transient Response, Default PID/NLR Output voltage response to load current stepchange (3-9-3 A) at: $T_{P1}$ = +25°C, $V_{I}$ = 12 V, $V_{O}$ =3.3 V $T_{P1}$ = +25°C, $V_{I}$ = 12 V, $V_{O}$ =3.3 V di/dt=2 A/µs, $f_{sw}$ =320 kHz, $C_{O}$ =470 µF/10 m $\Omega$ Default PID Control Loop and NLR Top trace: output voltage (200 mV/div.). Bottom trace: load current (5 A/div.). Time scale: (0.1 ms/div.). ### Load Transient vs. Decoupling Capacitance, Vo=1.0 V Load transient peak voltage deviation vs. decoupling capacitance. Step-change (3-9-3 A). Parallel coupling of capacitors with 470 $\mu$ F/10 m $\Omega$ , $T_{P1}$ = +25°C. $V_I$ =12 V, $V_O$ =1.0V, $f_{sw}$ =320 kHz, di/dt=2 A/ $\mu$ s # Output Load Transient Response, Optimized PID, no NLR Output voltage response to load current step-change (3-9-3 A) at: $T_{P1} = +25^{\circ}\text{C}, \ V_{I} = 12 \ \text{V}, \ V_{O} = 3.3 \ \text{V} \\ \text{di/dt} = 2 \ \text{A/} \text{µs}, \ f_{\text{sw}} = 320 \ \text{kHz}, \ C_{O} = 470 \ \text{µF/10} \ \text{m}\Omega \\ \text{Optimized PID Control Loop and no NLR} \\$ Top trace: output voltage (200 mV/div.). Bottom trace: load current (5 A/div.). Time scale: (0.1 ms/div.). # Load Transient vs. Decoupling Capacitance, Vo=3.3 V Load transient peak voltage deviation vs. decoupling capacitance. Step-change (3-9-3 A). Parallel coupling of capacitors with 470 $\mu\text{F}/10$ m $\Omega$ , $T_{\text{P1}}$ = +25°C. V<sub>i</sub>=12 V, V<sub>O</sub>=3.3 V, f\_{\text{sw}}=320 kHz, di/dt=2 A/ $\mu\text{s}$ # Output Load Transient Response, Optimized NLR Output voltage response to load current stepchange (3-9-3 A) at: $T_{P1}$ = +25°C, V<sub>1</sub> = 12 V, V<sub>O</sub> =3.3 V di/dt=2 A/µs, $f_{sw}$ =320 kHz, $C_{O}$ =470 µF/10 m $\Omega$ Default PID Control Loop and optimized NLR Top trace: output voltage (200 mV/div.). Bottom trace: load current (5 A/div.). Time scale: (0.1 ms/div.). 12A Digital PoL DC-DC Converter Series ### **Thermal Consideration** ### General The product is designed to operate in different thermal environments and sufficient cooling must be provided to ensure reliable operation. Cooling is achieved mainly by conduction, from the pins to the host board, and convection, which is dependant on the airflow across the product. Increased airflow enhances the cooling of the product. The Output Current Derating graph found in the Output section for each model provides the available output current vs. ambient air temperature and air velocity at specified $V_I$ . The product is tested on a 254 x 254 mm, 35 $\mu$ m (1 oz), test board mounted vertically in a wind tunnel with a cross-section of 608 x 203 mm. The test board has 8 layers. Proper cooling of the product can be verified by measuring the temperature at positions P1 and P2. The temperature at these positions should not exceed the max values provided in the table below. Note that the max value is the absolute maximum rating (non destruction) and that the electrical Output data is guaranteed up to $T_{P1}$ +95°C. ### **Definition of product operating temperature** The product operating temperatures are used to monitor the temperature of the product, and proper thermal conditions can be verified by measuring the temperature at positions P1 and P2. The temperature at these positions ( $T_{P1}$ , $T_{P2}$ ) should not exceed the maximum temperatures in the table below. The number of measurement points may vary with different thermal design and topology. Temperatures above maximum $T_{P1}$ , measured at the reference point P1 are not allowed and may cause permanent damage. | Position | Description | Max Temp. | |----------|-------------------------------|-----------| | P1 | Reference point, L1, inductor | 120°C | | P2 | N1, control circuit | 120°C | Temperature positions and air flow direction. ### SIP version Temperature positions and air flow direction. ### Definition of reference temperature T<sub>P1</sub> The reference temperature is used to monitor the temperature limits of the product. Temperature above maximum $T_{P1}$ , measured at the reference point P1 is not allowed and may cause degradation or permanent damage to the product. $T_{P1}$ is also used to define the temperature range for normal operating conditions. $T_{P1}$ is defined by the design and used to guarantee safety margins, proper operation and high reliability of the product. 12A Digital PoL DC-DC Converter Series # **Connections (Horizontal & SMT versions)** Pin layout, top view (component placement for illustration only). # **Connections (SIP version)** Pin layout, bottom view (component placement for illustration only). | Pin | Designation | Function | |-----|--------------|-----------------------------------------| | 1A | VIN | Input Voltage | | 2A | GND | Power Ground | | 3A | VOUT | Output Voltage | | 4A | VTRK or PG * | Voltage Tracking input or<br>Power Good | | 4B | PREF | Pin-strap reference | | 5A | +S | Positive sense | | 5B | -S | Negative sense | | 6A | SA0 | PMBus address pinstrap | | 6B | GCB | Group Communication Bus | | 7A | SCL | PMBus Clock | | 7B | SDA | PMBus Data | | 8A | VSET | Output voltage pinstrap | | 8B | SYNC | Synchronization I/O | | 9A | SALERT | PMBus Alert | | 9B | CTRL | Remote Control | | * For these products the PG pin is internally tied to the VTRK in | put of | |-------------------------------------------------------------------|----------| | the products' controller. Typically the VTRK input bias current | will be | | equivalent to a 50 kohm pull-down resistor. This should be con | nsidered | | when choosing pull-up resistor for the PG signal. | | | | | | Pin | Designation | Function | |-----|-------------|--------------------------| | 1A | VIN | Input Voltage | | 2A | GND | Power Ground | | 3A | VOUT | Output voltage | | 4A | +S | Positive sense | | 4B | -S | Negative sense | | 5A | VSET | Output voltage pin-strap | | 5B | VTRK | Voltage tracking input | | 6A | SALERT | PMBus Alert | | 6B | SDA | PMBus data | | 7A | SCL | PMBus Clock | | 7B | SYNC | Synchronization I/O | | 8A | SA0 | PMBus address pin-strap | | 8B | CTRL | Remote Control | | 9A | GCB | Group Communication Bus | | 9B | PREF | Pin-strap Reference | 12A Digital PoL DC-DC Converter Series # **Unused input pins** Unused SDA, SCL and GCB pins should still have pull-up resistors as specified. Unused VTRK or SYNC pins should be left unconnected or connected to the PREF pin. Unused CTRL pin can be left open due to internal pull-up. VSET and SA0/SA1 pins must have pinstrap resistors as specified. # **PWB** layout considerations The pinstrap resistors, $R_{\text{SET}}$ , and $R_{\text{SA0}}/R_{\text{SA1}}$ should be placed as close to the product as possible to minimize loops that may pick up noise. Avoid current carrying planes under the pinstrap resistors and the PMBus signals. The capacitor $C_1$ (or capacitors implementing it) should be placed as close to the input pins as possible. Capacitor $C_{\mathbb{O}}$ (or capacitors implementing it) should be placed close to the load. Care should be taken in the routing of the connections from the sensed output voltage to the S+ and S- terminals. These sensing connections should be routed as a differential pair, preferably between ground planes which are not carrying high currents. The routing should avoid areas of high electric or magnetic fields. 12A Digital PoL DC-DC Converter Series # Typical Application Circuit (SIP version) Standalone operation with PMBus communication. Top view of product footprint. 12A Digital PoL DC-DC Converter Series ### **PMBus interface** This product provides a PMBus digital interface that enables the user to configure many aspects of the device operation as well as to monitor the input and output voltages, output current and device temperature. The product can be used with any standard two-wire I<sup>2</sup>C or SMBus host device. In addition, the product is compatible with PMBus version 1.1 and includes an SALERT line to help mitigate bandwidth limitations related to continuous fault monitoring. The product supports 100 kHz bus clock frequency only. The PMBus signals, SCL, SDA and SALERT require passive pull-up resistors as stated in the SMBus Specification. Pull-up resistors are required to quarantee the rise time as follows: Eq. 7 $$\tau = R_P C_p \le 1 \mu s$$ where $R_p$ is the pull-up resistor value and $C_p$ is the bus loading, the maximum allowed bus load is 400 pF. The pull-up resistor should be tied to an external supply voltage in range from 2.7 to 5.5 V, which should be present prior to or during power-up. If the proper power supply is not available, voltage dividers may be applied. Note that in this case, the resistance in the equation above corresponds to parallel connection of the resistors forming the voltage divider. # Monitoring via PMBus the PMBus interface. Fault conditions can be monitored using the SALERT pin, which will be asserted when any number of pre-configured fault or warning conditions occur. It is also possible to continuously monitor one or more of the power conversion parameters including but not limited to the following: - Input voltage - Output voltage - Output current - Internal junction temperature - Switching frequency - Duty cycle In the default configuration monitoring is enabled also when the output voltage is disabled. This can be changed in order to reduce standby power consumption. # Snap shot parameter capture This product offers a special feature that enables the user to capture parametric data during normal operation or following a fault. The following parameters are stored: - Input voltage - Output voltage - Output current - Internal junction temperature - Switching frequency - Duty cycle - Status registers The Snapshot feature enables the user to read the parameters via the PMBus interface during normal operation, although it should be noted that reading the 22 bytes will occupy the bus for some time. The Snapshot enables the user to store the snapshot parameters to Flash memory in response to a pending fault as well as to read the stored data from Flash memory after a fault has occurred. Automatic store to Flash memory following a fault is triggered when any fault threshold level is exceeded, provided that the specific fault response is to shut down. Writing to Flash memory is not allowed if the device is configured to restart following the specific fault condition. It should also be noted that the device supply voltage must be maintained during the time the device is writing data to Flash memory; a process that requires between 700-1400 µs depending on whether the data is set up for a block write. Undesirable results may be observed if the input voltage of the product drops below 3.0 V during this process. 12A Digital PoL DC-DC Converter Series # PMBus addressing The PMBus address should be configured with resistors connected between the SA0/SA1 pins and the PREF pin, as shown in the figure below. Recommended resistor values for hard-wiring PMBus addresses are shown in the table. 1% tolerance resistors are required. Schematic of connection of address resistor. | Index | $R_{SA}[k\Omega]$ | Index | $R_{SA}[k\Omega]$ | |-------|-------------------|-------|-------------------| | 0 | 10 | 13 | 34.8 | | 1 | 11 | 14 | 38.3 | | 2 | 12.1 | 15 | 42.2 | | 3 | 13.3 | 16 | 46.4 | | 4 | 14.7 | 17 | 51.1 | | 5 | 16.2 | 18 | 56.2 | | 6 | 17.8 | 19 | 61.9 | | 7 | 19.6 | 20 | 68.1 | | 8 | 21.5 | 21 | 75 | | 9 | 23.7 | 22 | 82.5 | | 10 | 26.1 | 23 | 90.9 | | 11 | 28.7 | 24 | 100 | | 12 | 31.6 | | | The PMBus address follows the equation below: Eq. 8 PMBus Address (decimal) = 25 x (SA1 index) + (SA0 index) The user can theoretically configure up to 625 unique PMBus addresses, however the PMBus address range is inherently limited to 128. Therefore, the user should use index values 0 - 4 on the SA1 pin and the full range of index values on the SA0 pin, which will provide 125 device address combinations. Products with no SA1 pin have an internally defined SA1 index as follows. | Product | SA1 index | | |------------|-----------|--| | All models | 4 | | # **Optional PMBus Addressing** Alternatively the PMBus address can be defined by connecting the SA0/SA1 pins according to the table below. SA1 = open for products with no SA1 pin. | | | SA0 | | | | |-----|------|-----|------|----------|--| | | | low | open | high | | | SA1 | low | 20h | 21h | 22h | | | | open | 23h | 24h | 25h | | | | high | 26h | 27h | Reserved | | Low = Shorted to PREF Open = High impedance High = Logic high, GND as reference, Logic High definitions see Electrical Specification ### **Reserved Addresses** Address 4Bh is allocated for production needs and can not be used. Addresses listed in the table below are reserved or assigned according to the SMBus specification and may not be usable. Refer to the SMBus specification for further information. | Address (decimal) | Comment | |-------------------|----------------------------------------------------------| | 0 | General Call Address / START byte | | 1 | CBUS address | | 2 | Address reserved for different bus format | | 3-7 | Reserved for future use | | 8 | SMBus Host | | 9-11 | Assigned for Smart Battery | | 12 | SMBus Alert Response Address | | 40 | Reserved for ACCESS.bus host | | 44-45 | Reserved by previous versions of the SMBus specification | | 55 | Reserved for ACCESS.bus default address | | 64-68 | Reserved by previous versions of the SMBus specification | | 72-75 | Unrestricted addresses | | 97 | SMBus Device Default Address | | 120-123 | 10-bit slave addressing | | 124-127 | Reserved for future use | 12A Digital PoL DC-DC Converter Series Setup and hold times timing diagram The setup time, $t_{set}$ , is the time data, SDA, must be stable before the rising edge of the clock signal, SCL. The hold time $t_{hold}$ , is the time data, SDA, must be stable after the rising edge of the clock signal, SCL. If these times are violated incorrect data may be captured or meta-stability may occur and the bus communication may fail. When configuring the product, all standard SMBus protocols must be followed, including clock stretching. Refer to the SMBus specification, for SMBus electrical and timing requirements. This product does not support the BUSY flag in the status commands to indicate product being too busy for SMBus response. Instead a bus-free time delay according to this specification must occur between every SMBus transmission (between every stop & start condition). In case of storing the RAM content into the internal non-volatile memory an additional delay of 20 ms has to be inserted. 12A Digital PoL DC-DC Converter Series # **PMBus Commands** The products are PMBus compliant. The following table lists the implemented PMBus read commands. For more detailed information see PMBus Power System Management Protocol Specification; Part I – General Requirements, Transport and Electrical Interface and PMBus Power System Management Protocol; Part II – Command Language. | Designation | Cmd | Impl | |-------------------------|-----|------| | Standard PMBus Commands | | | | Control Commands | | | | PAGE | 00h | No | | OPERATION | 01h | Yes | | ON_OFF_CONFIG | 02h | Yes | | WRITE_PROTECT | 10h | No | | Output Commands | | | | VOUT_MODE (Read Only) | 20h | Yes | | VOUT_COMMAND | 21h | Yes | | VOUT_TRIM | 22h | Yes | | VOUT_CAL_OFFSET | 23h | Yes | | VOUT_MAX | 24h | Yes | | VOUT_MARGIN_HIGH | 25h | Yes | | VOUT_MARGIN_LOW | 26h | Yes | | VOUT_TRANSITION_RATE | 27h | Yes | | VOUT_DROOP | 28h | Yes | | MAX_DUTY | 32h | Yes | | FREQUENCY_SWITCH | 33h | Yes | | VIN_ON | 35h | No | | VIN_OFF | 36h | No | | IOUT_CAL_GAIN | 38h | Yes | | IOUT_CAL_OFFSET | 39h | Yes | | VOUT_SCALE_LOOP | 29h | No | | VOUT_SCALE_MONITOR | 2Ah | No | | COEFFICIENTS | 30h | No | | Fault Limit Commands | | | | POWER_GOOD_ON | 5Eh | Yes | | POWER_GOOD_OFF | 5Fh | No | | VOUT_OV_FAULT_LIMIT | 40h | Yes | | VOUT_OV_WARN_LIMIT | 42h | No | | VOUT_UV_WARN_LIMIT | 43h | No | | VOUT_UV_FAULT_LIMIT | 44h | Yes | | IOUT_OC_FAULT_LIMIT | 46h | Yes | | IOUT_OC_WARN_LIMIT | 4Ah | No | | IOUT_UC_FAULT_LIMIT | 4Bh | Yes | | Designation | Cmd | Impl | |-----------------------------|-----|------| | OT FAULT LIMIT | 4Fh | Yes | | OT WARN LIMIT | 51h | Yes | | UT WARN LIMIT | 52h | Yes | | UT FAULT LIMIT | 53h | Yes | | VIN OV FAULT LIMIT | 55h | Yes | | VIN OV WARN LIMIT | 57h | Yes | | VIN UV WARN LIMIT | 58h | Yes | | VIN UV FAULT LIMIT | 59h | Yes | | Fault Response Commands | | | | VOUT OV FAULT RESPONSE | 41h | Yes | | VOUT UV FAULT RESPONSE | 45h | Yes | | OT FAULT RESPONSE | 50h | Yes | | UT FAULT RESPONSE | 54h | Yes | | VIN OV FAULT RESPONSE | 56h | Yes | | VIN UV FAULT RESPONSE | 5Ah | Yes | | IOUT OC FAULT RESPONSE | 47h | No | | IOUT UC FAULT RESPONSE | 4Ch | No | | Time setting Commands | | | | TON DELAY | 60h | Yes | | TON RISE | 61h | Yes | | TOFF_DELAY | 64h | Yes | | TOFF_FALL | 65h | Yes | | TON_MAX_FAULT_LIMIT | 62h | No | | Status Commands (Read Only) | | | | CLEAR_FAULTS | 03h | Yes | | STATUS_BYTE | 78h | Yes | | STATUS_WORD | 79h | Yes | | STATUS_VOUT | 7Ah | Yes | | STATUS_IOUT | 7Bh | Yes | | STATUS_INPUT | 7Ch | Yes | | STATUS_TEMPERATURE | 7Dh | Yes | | STATUS_CML | 7Eh | Yes | | STATUS_MFR_SPECIFIC | 80h | Yes | | Monitor Commands (Read Only | | | | READ_VIN | 88h | Yes | | READ_VOUT | 8Bh | Yes | | READ_IOUT | 8Ch | Yes | | READ_TEMPERATURE_1 | 8Dh | Yes | | READ_TEMPERATURE_2 | 8Eh | No | | READ_FAN_SPEED_1 | 90h | No | | READ_DUTY_CYCLE | 94h | Yes | | READ_FREQUENCY | 95h | Yes | 12A Digital PoL DC-DC Converter Series | Designation | Cmd | Impl | |------------------------------------|-----|------| | Group Commands | | · | | INTERLEAVE | 37h | Yes | | PHASE CONTROL | F0h | Yes | | Identification Commands | | | | PMBUS_REVISION | 98h | Yes | | MFR ID | 99h | Yes | | MFR MODEL | 9Ah | Yes | | MFR REVISION | 9Bh | Yes | | MFR LOCATION | 9Ch | Yes | | MFR DATE | 9Dh | Yes | | MFR SERIAL | 9Eh | Yes | | Supervisory Commands | | | | STORE DEFAULT ALL | 11h | Yes | | RESTORE DEFAULT ALL | 12h | Yes | | STORE USER ALL | 15h | Yes | | RESTORE USER ALL | 16h | Yes | | | | | | Product Specific Commands | | | | Time Setting Commands | | | | POWER_GOOD_DELAY | D4h | Yes | | Fault limit Commands | | | | IOUT_AVG_OC_FAULT_LIMIT | E7h | Yes | | IOUT_AVG_UC_FAULT_LIMIT | E8h | Yes | | Fault Response Commands | | | | MFR_IOUT_OC_FAULT_RESPONSE | E5h | Yes | | MFR_IOUT_UC_FAULT_RESPONSE | E6h | Yes | | OVUV_CONFIG | D8h | Yes | | Configuration and Control Commands | | | | MFR_CONFIG | D0h | Yes | | USER_CONFIG | D1h | Yes | | MISC_CONFIG | E9h | Yes | | TRACK_CONFIG | E1h | Yes | | PID_TAPS | D5h | Yes | | PID_TAPS_CALC | F2h | Yes | | INDUCTOR | D6h | Yes | | NLR_CONFIG | D7h | Yes | | TEMPCO_CONFIG | DCh | Yes | | IOUT_OMEGA_OFFSET | BEh | Yes | | DEADTIME | DDh | Yes | | DEADTIME_CONFIG | DEh | Yes | | DEADTIME_MAX | BFh | Yes | | SNAPSHOT | EAh | Yes | | Designation | Cmd | Impl | |----------------------|-----|------| | SNAPSHOT_CONTROL | F3h | Yes | | DEVICE_ID | E4h | Yes | | USER_DATA_00 | B0h | Yes | | Group Commands | | | | SEQUENCE | E0h | Yes | | GCB_CONFIG | D3h | Yes | | GCB_GROUP | E2h | Yes | | ISHARE_CONFIG | D2h | Yes | | PHASE_CONTROL | F0h | Yes | | Supervisory Commands | | | | PRIVATE_PASSWORD | FBh | Yes | | PUBLIC_PASSWORD | FCh | Yes | | UNPROTECT | FDh | Yes | | SECURITY_LEVEL | FAh | Yes | Notes: Cmd is short for Command. Impl is short for Implemented. 12A Digital PoL DC-DC Converter Series # **Mechanical Information (SIP version)** PIN SPECIFICATIONS Pin 1A-3A Material: Copper alloy (C11000) Plating: Min Au 0.1 µm Au over 1–3 µm Ni. Pin 4A-9B Material: Copper alloy Plating: Min Au 0.1 µm over 1 µm Ni Weight: Typical 5.1 g All dimensions in mm [inch] Tolerances unless specified: x.x ±0.50 [0.02] (not applied on footprint or typical values) # 8.35 [0.329] 5.6 [0.22] ø 0.8 (12x) [0.079] (5x) 2.8 [0.11] ø 1.2 (3x) 8.3 [0.327] 2 [0.079] 4.2 RECOMMENDED FOOTPRINT - TOP VIEW All component placements – whether shown as physical components or symbolical outline – are for reference only and are subject to change throughout the product's life cycle, unless explicitly described and dimensioned in this drawing. Recommended keep out area for user components [0.165] 1.6 [0.063] 12A Digital PoL DC-DC Converter Series # **Mechanical Information (Horizontal version)** # TOP VIEW Pin positions according to recommended footprint 1.5 (1.0.559) (3x) (1. PIN SPECIFICATIONS Pin 1A-3A Material: Copper alloy Plating: Min Matte tin 8-13 µm over 2.5-5 µm Ni. Pin 4A-9B Material: Brass Plating: Min Au 0.2 µm over 1.27 µm Ni. RECOMMENDED FOOTPRINT - TOP VIEW Weight: Typical 4.5 g All dimensions in mm [inch] Tolerances unless specified: x.x ±0.5 mm [0.02) x.xx±0.25 mm [0.01] (not applied on footprint or typical values) All component placements – whether shown as physical components or symbolical outline – are for reference only and are subject to change throughout the product's life cycle, unless explicitly described and dimensioned in this drawing. 12A Digital PoL DC-DC Converter Series # **Mechanical Information (SMT version)** TOP VIEW ### NOTES PIN SPECIFICATIONS Pin 1A-3A Material: Copper alloy Plating: Au 0.1 µm over 1-3 µm Ni. Pin 4A-9B Material: Brass Plating: Au 0.1 µm over 2 µm Ni. PICK-UP SURFACE Recommended pick-up nozzle size for assigned pick-up area is maximum 08 [0.315]. All component placements – whether shown as physical components or symbolical outline – are for reference only and are subject to change throughout the product's life cycle, unless explicitly described and dimensioned in this drawing. 12A Digital PoL DC-DC Converter Series # **Soldering Information - Surface Mounting** The surface mount product is intended for forced convection or vapor phase reflow soldering in SnPb or Pb-free processes. The reflow profile should be optimised to avoid excessive heating of the product. It is recommended to have a sufficiently extended preheat time to ensure an even temperature across the host PCB and it is also recommended to minimize the time in reflow. A no-clean flux is recommended to avoid entrapment of cleaning fluids in cavities inside the product or between the product and the host board, since cleaning residues may affect long time reliability and isolation voltage. | General reflow process specifications | | SnPb eutectic | Pb-free | |-----------------------------------------------|------------------|---------------|-----------| | Average ramp-up (T <sub>PRODUCT</sub> ) | | 3°C/s max | 3°C/s max | | Typical solder melting (liquidus) temperature | | 183°C | 221°C | | Minimum reflow time above T <sub>L</sub> | | 30 s | 30 s | | Minimum pin temperature | T <sub>PIN</sub> | 210°C | 235°C | | Peak product temperature T <sub>PRODUC</sub> | | 225°C | 260°C | | Average ramp-down (T <sub>PRODUCT</sub> ) | | 6°C/s max | 6°C/s max | | Maximum time 25°C to peak | | 6 minutes | 8 minutes | # **Minimum Pin Temperature Recommendations** Pin number 2A chosen as reference location for the minimum pin temperature recommendation since this will likely be the coolest solder joint during the reflow process. # SnPb solder processes For SnPb solder processes, a pin temperature ( $T_{PIN}$ ) in excess of the solder melting temperature, ( $T_{L}$ , 183°C for Sn63Pb37) for more than 30 seconds and a peak temperature of 210°C is recommended to ensure a reliable solder joint. For dry packed products only: depending on the type of solder paste and flux system used on the host board, up to a recommended maximum temperature of 245°C could be used, if the products are kept in a controlled environment (dry pack handling and storage) prior to assembly. ### Lead-free (Pb-free) solder processes For Pb-free solder processes, a pin temperature ( $T_{\text{PIN}}$ ) in excess of the solder melting temperature ( $T_{\text{L}}$ , 217 to 221°C for SnAgCu solder alloys) for more than 30 seconds and a peak temperature of 235°C on all solder joints is recommended to ensure a reliable solder joint. ### **Maximum Product Temperature Requirements** Top of the product PCB near pin 9B is chosen as reference location for the maximum (peak) allowed product temperature (Tproduct) since this will likely be the warmest part of the product during the reflow process. ### SnPb solder processes For SnPb solder processes, the product is qualified for MSL 1 according to IPC/JEDEC standard J-STD-020C. During reflow T<sub>PRODUCT</sub> must not exceed 225 °C at any time. ### Pb-free solder processes For Pb-free solder processes, the product is qualified for MSL 3 according to IPC/JEDEC standard J-STD-020C. During reflow T<sub>PRODUCT</sub> must not exceed 260 °C at any time. ### **Dry Pack Information** Surface mounted versions of the products are delivered in standard moisture barrier bags according to IPC/JEDEC standard J-STD-033 (Handling, packing, shipping and use of moisture/reflow sensitivity surface mount devices). Using products in high temperature Pb-free soldering processes requires dry pack storage and handling. In case the products have been stored in an uncontrolled environment and no longer can be considered dry, the modules must be baked according to J-STD-033. ### **Thermocoupler Attachment** Pin 2A for measurement of minimum Pin (solder joint) temperature T<sub>PIN</sub> Pin 9B for measurement of maximum Product temperature T<sub>PRODUCT</sub> 12A Digital PoL DC-DC Converter Series # **Soldering Information - Hole Mounting** The hole mounted product is intended for plated through hole mounting by wave or manual soldering. The pin temperature is specified to maximum to 270°C for maximum 10 seconds. A maximum preheat rate of $4^{\circ}$ C/s and maximum preheat temperature of $150^{\circ}$ C is suggested. When soldering by hand, care should be taken to avoid direct contact between the hot soldering iron tip and the pins for more than a few seconds in order to prevent overheating. A no-clean flux is recommended to avoid entrapment of cleaning fluids in cavities inside the product or between the product and the host board. The cleaning residues may affect long time reliability and isolation voltage. # **Delivery Package Information (SMT version)** The products are delivered in antistatic carrier tape (EIA 481 standard). | Carrier Tape Specifications | | | |------------------------------|------------------------------|--| | Material | PS, antistatic | | | Surface resistance | < 10 <sup>7</sup> Ohm/square | | | Bakeability | The tape is not bakeable | | | Tape width, W | 44 mm [1.73 inch] | | | Pocket pitch, P <sub>1</sub> | 24 mm [0.95 inch] | | | Pocket depth, K₀ | 12.3 mm [0.488 inch] | | | Reel diameter | 381 mm [15 inch] | | | Reel capacity | 200 products /reel | | | Reel weight | 1290 g/full reel | | 12A Digital PoL DC-DC Converter Series # **Soldering Information - Hole Mounting** The product is intended for plated through hole mounting by wave or manual soldering. The pin temperature is specified to maximum to 270°C for maximum 10 seconds. A maximum preheat rate of 4°C/s and maximum preheat temperature of 150°C is suggested. When soldering by hand, care should be taken to avoid direct contact between the hot soldering iron tip and the pins for more than a few seconds in order to prevent overheating. A no-clean flux is recommended to avoid entrapment of cleaning fluids in cavities inside the product or between the product and the host board. The cleaning residues may affect long time reliability and isolation voltage. # **Delivery Package Information (SIP)** The products are delivered in antistatic/static dissipative trays | Tray Specifications | | | | |---------------------|-------------------------------------------------|--|--| | Material | Antistatic Polyethylene foam | | | | Surface resistance | 10 <sup>5</sup> < Ohms/square <10 <sup>12</sup> | | | | Bakeability | The trays are not bakeable | | | | Tray thickness | 15 mm [ 0.591 inch] | | | | Box capacity | 100 products, 2 full trays/box) | | | | Tray weight | 35 g empty tray, 290 g full tray | | | 12A Digital PoL DC-DC Converter Series # **Product Qualification Specification** | Characteristics | | | | |---------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------| | External visual inspection | IPC-A-610 | | | | Change of temperature (Temperature cycling) | IEC 60068-2-14 Na | Temperature range<br>Number of cycles<br>Dwell/transfer time | -40 to 100°C<br>1000<br>15 min/0-1 min | | Cold (in operation) | IEC 60068-2-1 Ad | Temperature T <sub>A</sub> Duration | -45°C<br>72 h | | Damp heat | IEC 60068-2-67 Cy | Temperature<br>Humidity<br>Duration | 85°C<br>85 % RH<br>1000 hours | | Dry heat | IEC 60068-2-2 Bd | Temperature<br>Duration | 125°C<br>1000 h | | Electrostatic discharge susceptibility | IEC 61340-3-1, JESD 22-A114<br>IEC 61340-3-2, JESD 22-A115 | Human body model (HBM)<br>Machine Model (MM) | Class 2, 2000 V<br>Class 3, 200 V | | Immersion in cleaning solvents | IEC 60068-2-45 XA, method 2 | Water<br>Glycol ether | 55°C<br>35°C | | Mechanical shock | IEC 60068-2-27 Ea | Peak acceleration Duration | 100 g<br>6 ms | | Moisture reflow sensitivity <sup>1</sup> | J-STD-020C | Level 1 (SnPb-eutectic)<br>Level 3 (Pb Free) | 225°C<br>260°C | | Operational life test | MIL-STD-202G, method 108A | Duration | 1000 h | | Resistance to soldering heat <sup>2</sup> | IEC 60068-2-20 Tb, method 1A | Solder temperature<br>Duration | 270°C<br>10-13 s | | Robustness of terminations | IEC 60068-2-21 Test Ua1<br>IEC 60068-2-21 Test Ue1 | Through hole mount products Surface mount products | All leads<br>All leads | | Solderability | IEC 60068-2-58 test Td <sup>1</sup> | Preconditioning Temperature, SnPb Eutectic Temperature, Pb-free | 150°C dry bake 16 h<br>215°C<br>235°C | | | IEC 60068-2-20 test Ta <sup>2</sup> | Preconditioning Temperature, SnPb Eutectic Temperature, Pb-free | Steam ageing<br>235°C<br>245°C | | Vibration, broad band random | IEC 60068-2-64 Fh, method 1 | Frequency<br>Spectral density<br>Duration | 10 to 500 Hz<br>0.07 g <sup>2</sup> /Hz<br>10 min in each direction | ### Notes This product is subject to the following operating requirements and the Life and Safety Critical Application Sales Policy: Refer to: <a href="http://www.murata-ps.com/requirements/">http://www.murata-ps.com/requirements/</a> Murata Power Solutions, Inc. makes no representation that the use of its products in the circuits described herein, or the use of other technical information contained herein, will not infringe upon existing or future patent rights. The descriptions contained herein do not imply the granting of licenses to make, use, or sell equipment constructed in accordance therewith. Specifications are subject to change without notice. © 2017 Murata Power Solutions, for Only for products intended for reflow soldering (surface mount products) <sup>&</sup>lt;sup>2</sup> Only for products intended for wave soldering (plated through hole products)