# SECURE SERIAL FLASH SPECIFICATION # **Contents** | FEATURES | 5 | |---------------------------------------------------------------------------|----| | GENERAL DESCRIPTION | 7 | | Table 1. Additional Feature Comparison | 7 | | PIN CONFIGURATIONS | 8 | | PIN DESCRIPTION | 8 | | BLOCK DIAGRAM | 9 | | DATA PROTECTION | 10 | | Table 2. 4K-bit Secured OTP Definition | 11 | | Memory Organization | 12 | | Table 3. Memory Organization | 12 | | DEVICE OPERATION | 14 | | Figure 1. Serial Modes Supported | 14 | | COMMAND DESCRIPTION | 15 | | Table 4. Command Set | 15 | | (1) Write Enable (WREN) | 17 | | (2) Write Disable (WRDI) | 17 | | (3) Read Identification (RDID) | 17 | | (4) Read Status Register (RDSR) | 17 | | (5) Block Write Lock Protection (BLOCKP) | 18 | | (6) Read Block Write Lock status (RDBLOCK) | 18 | | (7) Chip Unprotect (UNLOCK) | 19 | | (8) Read Data Bytes (READ) | 19 | | (9) Read Data Bytes at Higher Speed (FAST_READ) | | | (10) 2 x I/O Read Mode (2READ) | 19 | | (11) Dual Read Mode (DREAD) | 20 | | (12) 4 x I/O Read Mode (4READ) | 20 | | (13) Quad Read Mode (QREAD) | 20 | | (14) Sector Erase (SE) | 21 | | (15) Block Erase (BE) | 21 | | (16) Chip Erase (CE) | 21 | | (17) Page Program (PP) | 22 | | (18) 4 x I/O Page Program (4PP) | 22 | | (19) Continuously program mode (CP mode) | 22 | | (20) Deep Power-down (DP) | 23 | | (21) Release from Deep Power-down (RDP), Read Electronic Signature (RES) | 23 | | (22) Read Electronic Manufacturer ID & Device ID (REMS), (REMS2), (REMS4) | 24 | | Table 5. ID Definitions | | | (23) Enter Secured OTP (ENSO) | | | (24) Exit Secured OTP (EXSO) | 25 | | Read Security Register (RDSCUR) | 25 | |-------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 6. Security Register Definition | 26 | | Vrite Security Register (WRSCUR) | 26 | | I STATE | 27 | | AL SPECIFICATIONS | 28 | | DLUTE MAXIMUM RATINGS | 28 | | 2.Maximum Negative Overshoot Waveform | 28 | | CITANCE TA = 25°C, f = 1.0 MHz | 28 | | e 3. Maximum Positive Overshoot Waveform | 28 | | e 4. INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL | 29 | | e 5. OUTPUT LOADING | 29 | | 7. DC CHARACTERISTICS (Temperature = $-40$ °C to 85°C for Industrial grade, VCC = $2.7V \sim 3.6V$ ). | 30 | | 8. AC CHARACTERISTICS (Temperature = -40°C to 85°C for Industrial grade, VCC = 2.7V ~ 3.6V) | 31 | | lysis | 32 | | e 6. Serial Input Timing | 32 | | e 7. Output Timing | 32 | | e 8. WP# Setup Timing and Hold Timing | 33 | | e 9. Write Enable (WREN) Sequence (Command 06) | 33 | | e 10. Write Disable (WRDI) Sequence (Command 04) | 33 | | e 11. Read Identification (RDID) Sequence (Command 9F) | 34 | | e 12. Read Status Register (RDSR) Sequence (Command 05) | 34 | | e 13. Block Write Lock Protection (BLOCKP) Sequence (Command E2) | 34 | | e 14. Chip Unprotect (UNLOCK) Sequence (Command F3) | | | e 15. Read Data Bytes (READ) Sequence (Command 03) | 35 | | e 16. Read Block Protection Lock Status (RDBLOCK) Sequence (Command FB) | 35 | | e 17. Read at Higher Speed (FAST_READ) Sequence (Command 0B) | 36 | | e 18. 2 x I/O Read Mode Sequence (Command BB) | 36 | | e 19. Dual Read Mode Sequence (Command 3B) | 37 | | e 20. 4 x I/O Read Mode Sequence (Command EB) | 37 | | e 21. 4 x I/O Read enhance performance Mode Sequence (Command EB) | 38 | | e 22. Quad Read Mode Sequence (Command 6B) | 39 | | e 23. Page Program (PP) Sequence (Command 02) | | | e 24. 4 x I/O Page Program (4PP) Sequence (Command 38) | | | e 25. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD) | | | e 26. Sector Erase (SE) Sequence (Command 20) | | | e 27. Block Erase (BE) Sequence (Command D8) | | | e 28. Chip Erase (CE) Sequence (Command 60 or C7) | | | 29. Deep Power-down (DP) Sequence (Command B9) | | | e 30. Release from Deep Power-down and Read Electronic Signature (RES) Sequence (Command A | | | o do mendado nom Boop y enor dom ena meda Enocionio digitataro (122) dequento (communa 1 | , | | | | | | | | e 31. Release from Deep Power-down (RDP) Sequence (Command AB)e 32. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF) | | | Figure 33. Power-up Timing | 44 | |-----------------------------------------|----| | Table 9. Power-Up Timing | 44 | | INITIAL DELIVERY STATE | 44 | | OPERATING CONDITIONS | 45 | | Figure 34. AC Timing at Device Power-Up | 45 | | Figure 35. Power-Down Sequence | | | ERASE AND PROGRAMMING PERFORMANCE | | | DATA RETENTION | 47 | | LATCH-UP CHARACTERISTICS | 47 | | ORDERING INFORMATION | 48 | | PART NAME DESCRIPTION | 49 | | PACKAGE INFORMATION | 50 | | REVISION HISTORY | 52 | # 32M-BIT [x 1/x 2/x4] CMOS MXSMIO<sup>™</sup> (SERIAL MULTI I/O) FLASH MEMORY #### **FEATURES** #### **GENERAL** - Serial Peripheral Interface compatible -- Mode 0 and Mode 3 - 33,554,432 x 1 bit structure or 16,772,216 x 2 bits (two I/O read mode) structure or 8,388,608 x 4 bits (four I/O read mode) structure - 1024 Equal Sectors with 4K byte each - Any Sector can be erased individually - · 64 Equal Blocks with 64K byte each - Any Block can be erased individually - Single Power Supply Operation - 2.7 to 3.6 volt for read, erase, and program operations - Latch-up protected to 100mA from -1V to Vcc +1V #### **PERFORMANCE** - · High Performance - Fast read - 1 I/O: 104MHz with 8 dummy cycles - 4 I/O: 75MHz with 6 dummy cycles for 4READ; 75MHz with 8 dummy cycles for QREAD - 2 I/O: 75MHz with 4 dummy cycles for 2READ; 75MHz with 8 dummy cycles for DREAD - Fast access time: 104MHz serial clock - Serial clock of four I/O read mode: 75MHz, which is equivalent to 300MHz - Fast program time: 1.4ms(typ.) and 5ms(max.)/page (256-byte per page) - Byte program time: 9us (typical) - Continuously program mode (automatically increase address under word program mode) - Fast erase time: 60ms (typ.)/sector (4K-byte per sector); 0.7s(typ.) /block (64K-byte per block); 25s(typ.) /chip - Low Power Consumption - Low active read current: 25mA(max.) at 104MHz, 20mA(max.) at 66MHz and 10mA(max.) at 33MHz - Low active programming current: 20mA (max.) - Low active erase current: 20mA (max.) - Low standby current: 20uA (max.) - Typical 100,000 erase/program cycles - · 20 years data retention ### **SOFTWARE FEATURES** - Input Data Format - 1-byte Command code - · Advanced Security Features - Block Write Lock protection - Additional 4K-bit secured OTP for unique identifier - Permanent lock - Read protection function - · Auto Erase and Auto Program Algorithm - Automatically erases and verifies data at selected sector - Automatically programs and verifies data at selected page by an internal algorithm that automatically times the program pulse widths (Any page to be programed should have page in the erased state first) - Status Register Feature - Electronic Identification - JEDEC 1-byte manufacturer ID and 2-byte device ID - RES command for 1-byte Device ID - Both REMS, REMS2 and REMS4 commands for 1-byte manufacturer ID and 1-byte device ID #### HARDWARE FEATURES - SCLK Input - Serial clock input - SI/SIO0 - Serial Data Input or Serial Data Input/Output for 2 x I/O read mode and 4 x I/O read mode - SO/SIO1 - Serial Data Output or Serial Data Input/Output for 2 x I/O read mode and 4 x I/O read mode - WP#/SIO2 - Hardware write protection or serial data Input/Output for 4 x I/O read mode - NC/SIO3 - NC pin or serial data Input/Output for 4 x I/O read mode - PACKAGE - 8-pin SOP (200mil) - 24-ball BGA - All Pb-free devices are RoHS Compliant Please contact Macronix sales for specific information regarding this Advanced Security Features #### **GENERAL DESCRIPTION** The MX25L3255D are 33,554,432 bit serial Flash memory, which is configured as 4,194,304 x 8 internally. When it is in two or four I/O read mode, the structure becomes 16,772,216 bits x 2 or 8,388,608 bits x 4. The MX25L3255D feature a serial peripheral interface and software protocol allowing operation on a simple 3-wire bus. The three bus signals are a clock input (SCLK), a serial data input (SI), and a serial data output (SO). Serial access to the device is enabled by CS# input. When it is in two I/O read mode, the SI pin and SO pin become SIO0 pin and SIO1 pin for address/dummy bits input and data output. When it is in four I/O read mode, the SI pin, SO pin, WP# pin and NC pin become SIO0 pin, SIO1 pin, SIO2 pin and SIO3 pin for address/dummy bits input and data output. The MX25L3255D provides sequential read operation on whole chip. After program/erase command is issued, auto program/ erase algorithms which program/ erase and verify the specified page or sector/block locations will be executed. Program command is executed on byte basis, or page (256 bytes) basis, or word basis for Continuously program mode, and erase command is executes on sector (4K-byte), or block (64K-byte), or whole chip basis. To provide user with ease of interface, a status register is included to indicate the status of the chip. The status read command can be issued to detect completion status of a program or erase operation via WIP bit. Advanced security features enhance the protection and security functions, please contact Macronix sales for more details. When the device is not in operation and CS# is high, it is put in standby mode and draws less than 20uA DC current. The MX25L3255D utilizes Macronix's proprietary memory cell, which reliably stores memory contents even after 100,000 program and erase cycles. **Table 1. Additional Feature Comparison** | Additional Features | | Protection and Security | | | | | ad<br>mance | | Identifier | | |---------------------|---------------------|-----------------------------|--------------------------|-------------------------------|-------------------------|------------------------------|------------------------------|-----------------------------|-------------------------------------------|------------------------------| | Part Name | Perman-<br>ent Lock | Each<br>Block<br>Protection | 4K-bit<br>secured<br>OTP | WP#<br>Hardware<br>Protection | Read<br>Protect-<br>ion | 2 I/O<br>Read<br>(75<br>MHz) | 4 I/O<br>Read<br>(75<br>MHz) | RES<br>(command:<br>90 hex) | REMS/2/4<br>(command:<br>90/EF/0F<br>hex) | RDID<br>(command:<br>9F hex) | | MX25L3255D | V | V | V | V | V | V | V | 9E (hex) | C2 9E (hex) | C2 9E 16<br>(hex) | | MX25L3235D | | | V | V | | V | V | 5E (hex) | C2 5E (hex) | C2 5E 16<br>(hex) | ### **PIN CONFIGURATIONS** ### 8-PIN SOP (200mil) # **PIN DESCRIPTION** | SYMBOL | DESCRIPTION | |----------|------------------------------------------| | CS# | Chip Select | | | Serial Data Input (for 1 x I/O)/ Serial | | SI/SIO0 | Data Input & Output (for 2xI/O or 4xI/ | | | O read mode) | | | Serial Data Output (for 1 x I/O)/ Serial | | SO/SIO1 | Data Input & Output (for 2xI/O or 4xI/ | | | O read mode) | | SCLK | Clock Input | | | Write protection: connect to GND or | | WP#/SIO2 | Serial Data Input & Output (for 4xI/O | | | read mode) | | NC/SIO3 | NC pin (Not connect) or Serial Data | | 110/3103 | Input & Output (for 4xI/O read mode) | | VCC | + 3.3V Power Supply | | GND | Ground | ### 24-ball BGA ### **BLOCK DIAGRAM** #### **DATA PROTECTION** MX25L3255D is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transition. During power up the device automatically resets the state machine in the standby mode. In addition, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific command sequences. The device also incorporates several features to prevent inadvertent write cycles resulting from VCC power-up and power-down transition or system noise. - Valid command length checking: The command length will be checked whether it is at byte base and completed on byte boundary. - Write Enable (WREN) command: WREN command is required to set the Write Enable Latch bit (WEL) before other command to change data. The WEL bit will return to reset stage under following situation: - Power-up - Write Disable (WRDI) command completion - Page Program (PP) command completion - Continuously Program mode (CP) instruction completion - Sector Erase (SE) command completion - Block Erase (BE) command completion - Chip Erase (CE) command completion - Deep Power Down Mode: By entering deep power down mode, the flash device also is under protected from writing all commands except Release from deep power down mode command (RDP) and Read Electronic Signature command (RES). - Advanced Security Features: there are some protection and securuity features which protect content from inadvertent write and hostile access. #### I. Block Write Lock protection - The Software Protected Mode (SPM) use A23-A16 address bits to allow a block (64K Byte) of memory to be protected as read only through the Block Write Lock protection command (BLOCKP). This feature allows user to unprotect the entice chip through the chip unprotect command (UNLOCK). - The Hardware Protected Mode (HPM) use WP#/SIO2 to protect the Block. If WP#/SIO2=VIL (input Low), all blocks of memory to be protected as read only. If WP#/SIO2=VIH (input High), all blocks depends on whether they were last Lock or Unlock. If the system goes into four I/O read mode, the feature of HPM will be disabled. - **II.** Additional 4K-bit secured OTP for unique identifier: to provide 4K-bit one-time program area for setting device unique serial number Which may be set by factory or system customer. Please refer to table 2. 4K-bit secured OTP definition. - Security register bit 0 indicates whether the chip is locked by factory or not. - To program the 4K-bit secured OTP by entering 4K-bit secured OTP mode (with ENSO command), and going through normal program procedure, and then exiting 4K-bit secured OTP mode by writing EXSO command. - Customer may lock-down the customer lockable secured OTP by writing WRSCUR(write security register) command to set customer lock-down bit1 as "1". Please refer to table of "security register definition" for security register bit definition and table of "4K-bit secured OTP definition" for address range definition. - Note: Once lock-down whatever by factory or customer, it cannot be changed any more. While in 4K-bit secured OTP mode, array access is not allowed. Table 2. 4K-bit Secured OTP Definition | Address range Size | | Standard Factory Lock | Customer Lock | |--------------------|----------|--------------------------------|------------------------| | xxx000~xxx00F | 128-bit | ESN (electrical serial number) | Determined by austemer | | xxx010~xxx1FF | 3968-bit | N/A | Determined by customer | # **Memory Organization** # **Table 3. Memory Organization** | Block | Sector | Addres | s Range | |----------------|--------------|---------------|--------------------| | | 1023 | 3FF000h | 3FFFFFh | | 63 | : | : | : | | | 1008 | 3F0000h | 3F0FFFh | | | 1007 | 3EF000h | 3EFFFFh | | 62 | : | | | | 02 | 992 | 3E0000h | 3E0FFFh | | | 991 | 3DF000h | 3DFFFFh | | 61 | | | | | 01 | 976 | 3D0000h | 3D0FFFh | | | 975 | 3CF000h | 3CFFFFh | | 60 | | | | | 00 | 960 | 3C0000h | 3C0EEEh | | | 959 | 3BF000h | 3C0FFFh<br>3BFFFFh | | 50 | 959 | 3000011 | JBFFFFII | | 59 | : 044 | :<br>2D00001- | 300555 | | | 944 | 3B0000h | 3B0FFFh | | <b>5</b> 0 | 943 | 3AF000h | 3AFFFFh | | 58 | : | : | : | | | 928 | 3A0000h | 3A0FFFh | | | 927 | 39F000h | 39FFFFh | | 57 | : | : | : | | | 912 | 390000h | 390FFFh | | 56 | 911 | 38F000h | 38FFFFh | | | : | : | : | | | 896 | 380000h | 380FFFh | | | 895 | 37F000h | 37FFFFh | | 55 | : | : | : | | | 880 | 370000h | 370FFFh | | | 879 | 36F000h | 36FFFFh | | 54 | : | : | : | | | 864 | 360000h | 360FFFh | | | 863 | 35F000h | 35FFFFh | | 53 | : | : | : | | - <del>-</del> | 848 | 350000h | 350FFFh | | | 847 | 34F000h | 34FFFFh | | 52 | : | : | : | | - <b>-</b> | 832 | 340000h | 340FFFh | | | 831 | 33F000h | 33FFFFh | | 51 | | | | | 01 | 816 | 330000h | 330FFFh | | | 815 | 32F000h | 32FFFFh | | 50 | : | + | <del> </del> | | 50 | 800 | 320000h | :<br>320FFFh | | | <del> </del> | + | <b>†</b> | | 40 | 799 | 31F000h | 31FFFFh | | 49 | : | : | : | | | 784 | 310000h | 310FFFh | | 4.5 | 783 | 30F000h | 30FFFFh | | 48 | : | : | : | | | 768 | 300000h | 300FFFh | | Block | Sector | Address Range | | | | | |-------|--------|---------------|---------|--|--|--| | | 767 | 2FF000h | 2FFFFFh | | | | | 47 | : | : | : | | | | | | 752 | 2F0000h | 2F0FFFh | | | | | | 751 | 2EF000h | 2EFFFFh | | | | | 46 | : | : | : | | | | | | 736 | 2E0000h | 2E0FFFh | | | | | | 735 | 2DF000h | 2DFFFFh | | | | | 45 | : | : | : | | | | | | 720 | 2D0000h | 2D0FFFh | | | | | | 719 | 2CF000h | 2CFFFFh | | | | | 44 | : | : | : | | | | | | 704 | 2C0000h | 2C0FFFh | | | | | | 703 | 2BF000h | 2BFFFFh | | | | | 43 | : | : | : | | | | | | 688 | 2B0000h | 2B0FFFh | | | | | | 687 | 2AF000h | 2AFFFFh | | | | | 42 | : | : | : | | | | | | 672 | 2A0000h | 2A0FFFh | | | | | | 671 | 29F000h | 29FFFFh | | | | | 41 | : | : | : | | | | | | 656 | 290000h | 290FFFh | | | | | | 655 | 28F000h | 28FFFFh | | | | | 40 | : | : | : | | | | | | 640 | 280000h | 280FFFh | | | | | | 639 | 27F000h | 27FFFFh | | | | | 39 | : | : | : | | | | | | 624 | 270000h | 270FFFh | | | | | | 623 | 26F000h | 26FFFFh | | | | | 38 | : | : | : | | | | | | 608 | 260000h | 260FFFh | | | | | | 607 | 25F000h | 25FFFFh | | | | | 37 | : | : | : | | | | | | 592 | 250000h | 250FFFh | | | | | | 591 | 24F000h | 24FFFFh | | | | | 36 | : | : | : | | | | | | 576 | 240000h | 240FFFh | | | | | | 575 | 23F000h | 23FFFFh | | | | | 35 | : | : | : | | | | | | 560 | 230000h | 230FFFh | | | | | | 559 | 22F000h | 22FFFFh | | | | | 34 | : | : | : | | | | | | 544 | 220000h | 220FFFh | | | | | | 543 | 21F000h | 21FFFFh | | | | | 33 | : | : | : | | | | | | 528 | 210000h | 210FFFh | | | | | | 527 | 20F000h | 20FFFFh | | | | | 32 | : | : | : | | | | | | 512 | 200000h | 200FFFh | | | | | | | | • | | | | | Block | Sector | Addres | s Range | |-------|--------|--------------------|--------------------| | | 511 | 1FF000h | 1FFFFFh | | 31 | | | · | | | 496 | 1F0000h | 1F0FFFh | | | 495 | 1EF000h | 1EFFFFh | | 30 | : | | | | 00 | 480 | 1E0000h | 1E0FFFh | | | 479 | 1DF000h | 1DFFFFh | | 29 | | | | | 20 | 464 | 1D0000h | 1D0FFFh | | | 463 | 1CF000h | 1CFFFFh | | 28 | | | | | 20 | 448 | 1C0000h | 1C0FFFh | | | 447 | 1BF000h | 1BFFFFh | | 27 | : | 1000011 | IDFFFFII | | 21 | | 1D0000h | 1D0FFFb | | | 432 | 1B0000h<br>1AF000h | 1B0FFFh<br>1AFFFFh | | 20 | 431 | IAFUUUII | IAFFFfii | | 26 | : | : | 140555 | | | 416 | 1A0000h | 1A0FFFh | | 0.5 | 415 | 19F000h | 19FFFFh | | 25 | : | : | : | | | 400 | 190000h | 190FFFh | | | 399 | 18F000h | 18FFFFh | | 24 | : | : | : | | | 384 | 180000h | 180FFFh | | | 383 | 17F000h | 17FFFFh | | 23 | : | : | : | | | 368 | 170000h | 170FFFh | | | 367 | 16F000h | 16FFFFh | | 22 | : | : | : | | | 352 | 160000h | 160FFFh | | | 351 | 15F000h | 15FFFFh | | 21 | : | : | : | | | 336 | 150000h | 150FFFh | | | 335 | 14F000h | 14FFFFh | | 20 | : | : | : | | | 320 | 140000h | 140FFFh | | | 319 | 13F000h | 13FFFFh | | 19 | : | : | : | | | 304 | 130000h | 130FFFh | | | 303 | 12F000h | 12FFFFh | | 18 | : | : | : | | | 288 | 120000h | 120FFFh | | | 287 | 11F000h | 11FFFFh | | 17 | : | : | : | | | 272 | 110000h | 110FFFh | | | 271 | 10F000h | 10FFFFh | | 16 | : | : | : | | - | 256 | 100000h | 100FFFh | | | 255 | 0FF000h | 0FFFFFh | | 15 | : | : | : | | . • | 240 | 0F0000h | 0F0FFFh | | | | 0. 000011 | <u> </u> | | Block | Sector | Address Range | | | | |-------|--------|---------------|---------|--|--| | | 239 | 0EF000h | 0EFFFFh | | | | 14 | : | : | : | | | | | 224 | 0E0000h | 0E0FFFh | | | | | 223 | 0DF000h | 0DFFFFh | | | | 13 | : | : | : | | | | | 208 | 0D0000h | 0D0FFFh | | | | | 207 | 0CF000h | 0CFFFFh | | | | 12 | : | : | : | | | | | 192 | 0C0000h | 0C0FFFh | | | | | 191 | 0BF000h | 0BFFFFh | | | | 11 | : | : | : | | | | | 176 | 0B0000h | 0B0FFFh | | | | | 175 | 0AF000h | 0AFFFFh | | | | 10 | : | : | : | | | | | 160 | 0A0000h | 0A0FFFh | | | | | 159 | 09F000h | 09FFFFh | | | | 9 | : | : | : | | | | | 144 | 090000h | 090FFFh | | | | 8 | 143 | 08F000h | 08FFFFh | | | | | : | : | : | | | | | 128 | 080000h | 080FFFh | | | | 7 | 127 | 07F000h | 07FFFFh | | | | | : | : | : | | | | | 112 | 070000h | 070FFFh | | | | | 111 | 06F000h | 06FFFFh | | | | 6 | : | : | : | | | | | 96 | 060000h | 060FFFh | | | | | 95 | 05F000h | 05FFFFh | | | | 5 | : | : | : | | | | | 80 | 050000h | 050FFFh | | | | | 79 | 04F000h | 04FFFFh | | | | 4 | : | : | : | | | | | 64 | 040000h | 040FFFh | | | | | 63 | 03F000h | 03FFFFh | | | | 3 | : | : | : | | | | | 48 | 030000h | 030FFFh | | | | _ | 47 | 02F000h | 02FFFFh | | | | 2 | : | : | : | | | | | 32 | 020000h | 020FFFh | | | | | 31 | 01F000h | 01FFFFh | | | | 1 | : | : | : | | | | | 16 | 010000h | 010FFFh | | | | | 15 | 00F000h | 00FFFFh | | | | | : | : | : | | | | 0 | 3 | 003000h | 003FFFh | | | | | 2 | 002000h | 002FFFh | | | | | 1 | 001000h | 001FFFh | | | | | 0 | 000000h | 000FFFh | | | #### **DEVICE OPERATION** - 1. Before a command is issued, status register should be checked to ensure device is ready for the intended operation. - 2. When incorrect command is inputted to this LSI, this LSI becomes standby mode and keeps the standby mode until next CS# falling edge. In standby mode, SO pin of this LSI should be High-Z. - 3. When correct command is inputted to this LSI, this LSI becomes active mode and keeps the active mode until next CS# rising edge. - 4. Input data is latched on the rising edge of Serial Clock(SCLK) and data shifts out on the falling edge of SCLK. The difference of Serial mode 0 and mode 3 is shown as Figure 1. - 5. For the following instructions: RDID, RDSR, RDSCUR, READ, FAST\_READ, 2READ, DREAD, 4READ, QREAD, RDBLOCK, RDPLOCK, RES, REMS, REMS2 and REMS4 the shifted-in instruction sequence is followed by a data-out sequence. After any bit of data being shifted out, the CS# can be high. For the following instructions: WREN, WRDI, WRLB, SE, BE, CE, PP, 4PP, CP, RDP, DP, BLOCKP, UNLOCK, ENSO, and EXSO, the CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. - 6. During the progress of Write Status Register, Program, Erase operation, to access the memory array is neglected and not affect the current operation of Write Status Register, Program, Erase. Figure 1. Serial Modes Supported #### Note: CPOL indicates clock polarity of Serial master, CPOL=1 for SCLK high while idle, CPOL=0 for SCLK low while not transmitting. CPHA indicates clock phase. The combination of CPOL bit and CPHA bit decides which Serial mode is supported. P/N: PM1431 REV. 1.1, SEP. 09, 2010 ### **COMMAND DESCRIPTION** | COMMAND<br>(byte) | WREN (write enable) | WRDI (write disable) | RDID (read identification) | RDSR<br>(read status<br>register) | BLOCKP<br>(Block<br>Write Lock<br>protection) | RDBLOCK<br>(read Block<br>Write Lock<br>status) | UNLOCK<br>(chip<br>unprotect) | READ (read data) | |-------------------|------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------| | 1st byte | 06 (hex) | 04 (hex) | 9F (hex) | 05 (hex) | E2 (hex) | FB (hex) | F3 (hex) | 03 (hex) | | 2nd byte | | | , | | AD1 | AD1 | , , | AD1<br>(A23-A16) | | 3rd byte | | | | | AD2 | AD2 | | AD2<br>(A15-A8) | | 4th byte | | | | | AD3 | AD3 | | AD3<br>(A7-A0) | | Action | sets the<br>(WEL) write<br>enable latch<br>bit | resets the<br>(WEL) write<br>enable latch<br>bit | outputs JEDEC<br>ID: 1-byte<br>Manufacturer<br>ID & 2-byte<br>Device ID | to read out<br>the values<br>of the status<br>register | assign a<br>block (64KB)<br>to lock<br>protection | read<br>assigned<br>Block Write<br>Lock status | reset Block<br>Write Lock<br>protection bit<br>whole chip | n bytes read<br>out until CS#<br>goes high | | COMMAND<br>(byte) | FAST READ<br>(fast read<br>data) | 2READ (2<br>x I/O read<br>command)<br>Note1 | DREAD (1I<br>20 read<br>command) | 4READ (4<br>x I/O read<br>command) | QREAD (1I<br>4O read<br>command) | Release<br>Read<br>Enhanced | 4PP (quad<br>page<br>program) | SE (sector erase) | | 1st byte | 0B (hex) | BB (hex) | 3B (hex) | EB (hex) | 6B (hex) | FF (hex) | 38 (hex) | 20 (hex) | | 2nd byte | AD1 | ADD(2) | AD1 | ADD(4) &<br>Dummy(4) | AD1 | х | AD1 | AD1 | | 3rd byte | AD2 | ADD(2) &<br>Dummy(2) | AD2 | Dummy(4) | AD2 | x | | AD2 | | 4th byte | AD3 | | AD3 | | AD3 | х | | AD3 | | 5th byte | Dummy | | Dummy | | Dummy | | | | | Action | n bytes read<br>out until CS#<br>goes high | n bytes read<br>out by 2 x I/<br>O until CS#<br>goes high | n bytes read<br>out by Dual<br>output until<br>CS# goes<br>high | n bytes read<br>out by 4 x I/<br>O until CS#<br>goes high | n bytes read<br>out by Quad<br>output until<br>CS# goes<br>high | All these<br>commands<br>FFh,00h,AAh<br>or 55h will<br>escape the<br>performance<br>enhance<br>mode | quad input<br>to program<br>the selected<br>page | to erase the<br>selected<br>sector | | COMMAND<br>(byte) | BE (block<br>erase) | CE (chip erase) | PP (Page program) | CP<br>(Continuously<br>program<br>mode) | DP (Deep power down) | RDP<br>(Release<br>from deep<br>power down) | RES (read<br>electronic ID) | REMS (read<br>electronic<br>manufacture<br>& device ID) | | 1st byte | D8 (hex) | 60 or C7 (hex) | 02 (hex) | AD (hex) | B9 (hex) | AB (hex) | AB (hex) | 90 (hex) | | 2nd byte | AD1 | | AD1 | AD1 | | | X | Х | | 3rd byte | AD2 | | AD2 | AD2 | | | х | х | | 4th byte | AD3 | | AD3 | AD3 | | | Х | ADD (Note 2) | | Action | to erase the<br>selected<br>block | to erase<br>whole chip | to program<br>the selected<br>page | continously<br>program<br>whole chip,<br>the address is<br>automatically<br>increase | enters deep<br>power down<br>mode | release from<br>deep power<br>down mode | to read out<br>1-byte Device<br>ID | output the<br>Manufacturei<br>ID & Device<br>ID | | | REMS2 (read | REMS4 (read | ENSO (enter | EXSO (exit | RDSCUR | WRSCUR | ESRY | DSRY | |----------|---------------|---------------|-------------|------------|----------------|---------------|---------------|---------------| | COMMAND | ID for 2x I/O | ID for 4x I/O | secured | secured | (read security | (write | (enable SO | (disable SO | | (byte) | mode) | mode) | OTP) | OTP) | register) | security | to output RY/ | to output RY/ | | | mode) | | | | | register) | BY#) | BY#) | | 1st byte | EF (hex) | DF (hex) | B1 (hex) | C1 (hex) | 2B (hex) | 2F (hex) | 70 (hex) | 80 (hex) | | 2nd byte | х | X | | | | | | | | 3rd byte | x | Х | | | | | | | | 4th byte | ADD (Note 2) | ADD (Note 2) | | | | | | | | | output the | output the | to enter | to exit | to read value | to set the | to enable SO | to disable SO | | | Manufacturer | Manufact- | the 4K-bit | the 4K-bit | of security | lock-down bit | to output RY/ | to output RY/ | | | ID & Device | urer ID & | Secured | Secured | register | as "1" (once | BY# during | BY# during | | Action | ID | device ID | OTP mode | OTP mode | | lock-down, | CP mode | CP mode | | | | | | | | cannot be | | | | | | | | | | updated) | | | | | | | | | | | | | Note 1: The count base is 4-bit for ADD(2) and Dummy(2) because of 2 x I/O. And the MSB is on SI/SIO1 which is different from $1 \times 1/O$ condition. Note 2: ADD=00H will output the manufacturer ID first and ADD=01H will output device ID first. Note 3: It is not allowed to adopt any other code which is not in the above command definition table. #### (1) Write Enable (WREN) The Write Enable (WREN) instruction is for setting Write Enable Latch (WEL) bit. For those instructions like PP, 4PP, BLOCKP, PLOCK, UNLOCK, CP, SE, BE, and CE which are intended to change the device content, should be set every time after the WREN instruction setting the WEL bit. The sequence of issuing WREN instruction is: CS# goes low→ sending WREN instruction code→ CS# goes high. (see Figure 9) #### (2) Write Disable (WRDI) The Write Disable (WRDI) instruction is for resetting Write Enable Latch (WEL) bit. The sequence of issuing WRDI instruction is: CS# goes low→ sending WRDI instruction code→ CS# goes high. (see Figure 10) The WEL bit is reset by following situations: - Power-up - Write Disable (WRDI) instruction completion - Page Program (PP) instruction completion - Quad Page Program (4PP) instruction completion - Sector Erase (SE) instruction completion - Block Erase (BE) instruction completion - Chip Erase (CE) instruction completion - Continuously program mode (CP) instruction completion - Block Write Lock Protection (BLOCKP) instruction completion - Chip Unprotect (UNLOCK) instruction completion #### (3) Read Identification (RDID) The RDID instruction is for reading the manufacturer ID of 1-byte and followed by Device ID of 2-byte. The MXIC Manufacturer ID is C2(hex), the memory type ID is 9E (hex) as the first-byte device ID, and the individual device ID of second-byte ID are listed as table of "ID Definitions". (see table 5) The sequence of issuing RDID instruction is: CS# goes low $\rightarrow$ sending RDID instruction code $\rightarrow$ 24-bits ID data out on SO $\rightarrow$ to end RDID operation can use CS# to high at any time during data out. (see Figure 11.) While Program/Erase operation is in progress, it will not decode the RDID instruction, so there's no effect on the cycle of program/erase operation which is currently in progress. When CS# goes high, the device is at standby stage. #### (4) Read Status Register (RDSR) The RDSR instruction is for reading Status Register Bits. The Read Status Register can be read at any time (even in program/erase/write status register condition) and continuously. It is recommended to check the Write in Progress (WIP) bit before sending a new instruction when a program, erase, or write status register operation is in progress. The sequence of issuing RDSR instruction is: CS# goes low→ sending RDSR instruction code→ Status Register data out on SO (see Figure 12) The definition of the status register bits is as below: **WIP bit.** The Write in Progress (WIP) bit, a volatile bit, indicates whether the device is busy in program/erase/write status register progress. When WIP bit sets to 1, which means the device is busy in program/erase/write status register progress. When WIP bit sets to 0, which means the device is not in progress of program/erase/write status register cycle. **WEL bit.** The Write Enable Latch (WEL) bit, a volatile bit, indicates whether the device is set to internal write enable latch. When WEL bit sets to 1, which means the internal write enable latch is set, the device can accept program/ erase/write status register instruction. When WEL bit sets to 0, which means no internal write enable latch; the device will not accept program/erase/write status register instruction. The program/erase command will be ignored and not affect value of WEL bit if it is applied to a protected memory area. #### Status Register | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | |------------------|------------------|------------------|------------------|------------------|------------------|---------------|----------------| | | x | х | x | | | WEL | WIP | | x | | | | x | х | (write enable | (write in | | | | | | | | latch) | progress bit) | | | reserved res | reserved | reserved | reserved | | 1=write | 1=write | | reserved | | | | | reserved | enable | operation | | reserveu | | reserved | reserveu | | reserveu | 0=not write | 0=not in write | | | | | | | | enable | operation | | Non-volatile bit | Non-volatile bit | Non-volatile bit | Non-volatile bit | Non-volatile bit | Non-volatile bit | volatile bit | volatile bit | #### (5) Block Write Lock Protection (BLOCKP) The BLOCKP instruction is for write protection a specified block of memory, using A23-A16 (A15-A0 don't care) address bits to assign a 64Kbyte block to be protected as read only. This feature allows user to stop protecting the entire block through the chip unprotect command (UNLOCK). The WREN (Write Enable) instruction is required before issuing BLOCKP instruction. The sequence of issuing BLOCKP instruction is: CS# goes low $\rightarrow$ send BLOCKP (E2h) instruction $\rightarrow$ send 3 address bytes assign one block to be protected on SI pin $\rightarrow$ CS# goes high. (see Figure 13) The CS# must go high exactly at the byte boundary, otherwise the instruction will be rejected and not be executed. ### (6) Read Block Write Lock status (RDBLOCK) The RDPLOCK instruction is for reading the status of permanent lock of a specified block, using A23-A16 (A15-A0 =0) address bits to assign a 64Kbyte block and read permanent lock status bit which the first byte of Read-out cycle. The first byte data out DQ0 is"1" to indicate that this block has be locked permanently, that user can read only but cannot write, program or erase this block permanently. The first byte data out DQ0 is "0" to indicate that this block hasn't be protected, and user can read and write this block. The sequence of issuing RDBLOCK instruction is: CS# goes low $\rightarrow$ send RDBLOCK (FBh) instruction $\rightarrow$ send 3 address bytes to assign one block on SI pin $\rightarrow$ read block's protection lock status bit on SO pin $\rightarrow$ CS# goes high. (see Figure 16) #### (7) Chip Unprotect (UNLOCK) The UNLOCK instruction is for disabling the lock protection block of the whole chip. The WREN (Write Enable) instruction is required before issuing UNLOCK instruction. The sequence of issuing UNLOCK instruction is: CS# goes low $\rightarrow$ send UNLOCK (F3h) instruction $\rightarrow$ CS# goes high. (see Figure 14) The CS# must go high exactly at the byte boundary, otherwise the instruction will be rejected and not be executed. #### (8) Read Data Bytes (READ) The read instruction is for reading data out. The address is latched on rising edge of SCLK, and data shifts out on the falling edge of SCLK at a maximum frequency fR. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single READ instruction. The address counter rolls over to 0 when the highest address has been reached. The sequence of issuing READ instruction is: CS# goes low→ sending READ instruction code→ 3-byte address on SI→ data out on SO→to end READ operation can use CS# to high at any time during data out. (see Figure 15) #### (9) Read Data Bytes at Higher Speed (FAST\_READ) The FAST\_READ instruction is for quickly reading data out. The address is latched on rising edge of SCLK, and data of each bit shifts out on the falling edge of SCLK at a maximum frequency fC. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single FAST\_READ instruction. The address counter rolls over to 0 when the highest address has been reached. The sequence of issuing FAST\_READ instruction is: CS# goes low $\rightarrow$ sending FAST\_READ instruction code-> 3-byte address on SI $\rightarrow$ 1-dummy byte (default) address on SI $\rightarrow$ data out on SO $\rightarrow$ to end FAST\_READ operation can use CS# to high at any time during data out. (see Figure 17) While Program/Erase/Write Status Register cycle is in progress, FAST\_READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (10) 2 x I/O Read Mode (2READ) The 2READ instruction enable double throughput of Serial Flash in read mode. The address is latched on rising edge of SCLK, and data of every two bits(interleave on 2 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fT. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 2READ instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 2READ instruction, the following address/dummy/data out will perform as 2-bit instead of previous 1-bit. The sequence of issuing 2READ instruction is: CS# goes low $\rightarrow$ sending 2READ instruction $\rightarrow$ 24-bit address interleave on SIO1 & SIO0 $\rightarrow$ 4-bit dummy cycle on SIO1 & SIO0 $\rightarrow$ data out interleave on SIO1 & SIO0 $\rightarrow$ to end 2READ operation can use CS# to high at any time during data out (see Figure 18 for 2 x I/O Read Mode Timing Waveform). While Program/Erase/Write Status Register cycle is in progress, 2READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. ### (11) Dual Read Mode (DREAD) The DREAD instruction enable double throughput of Serial Flash in read mode. The address is latched on rising edge of SCLK, and data of every two bits(interleave on 2 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fT. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single DREAD instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing DREAD instruction, the following data out will perform as 2-bit instead of previous 1-bit. The sequence of issuing DREAD instruction is: CS# goes low $\rightarrow$ sending DREAD instruction $\rightarrow$ 3-byte address on SIO0 $\rightarrow$ 8-bit dummy cycle on SIO0 $\rightarrow$ data out interleave on SIO1 & SIO0 $\rightarrow$ to end 2READ operation can use CS# to high at any time during data out (see Figure 19 for Dual Read Mode Timing Waveform). While Program/Erase/Write Status Register cycle is in progress, DREAD instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (12) 4 x I/O Read Mode (4READ) The 4READ instruction enable quad throughput of Serial Flash in read mode. The address is latched on rising edge of SCLK, and data of every four bits(interleave on 4 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fQ. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 4READ instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 4READ instruction, the following address/dummy/data out will perform as 4-bit instead of previous 1-bit. The sequence of issuing 4READ instruction is: CS# goes low $\rightarrow$ sending 4READ instruction $\rightarrow$ 24-bit address interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ 6 dummy cycles $\rightarrow$ data out interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ to end 4READ operation can use CS# to high at any time during data out (see Figure 20 for 4 x I/O Read Mode Timing Waveform). Another sequence of issuing 4 READ instruction especially useful in random access is : CS# goes low $\rightarrow$ sending 4 READ instruction $\rightarrow$ 3-bytes address interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ performance enhance toggling bit P[7:0] $\rightarrow$ 4 dummy cycles $\rightarrow$ data out still CS# goes high $\rightarrow$ CS# goes low (reduce 4 Read instruction) $\rightarrow$ 24-bit random access address (see Figure 21 for 4x I/O read enhance performance mode timing waveform). In the performance-enhancing mode, P[7:4] must be toggling with P[3:0]; likewise P[7:0]=A5h,5Ah,F0h or 0Fh can make this mode continue and reduce the next 4READ instruction. Once P[7:4] is no longer toggling with P[3:0]; likewise P[7:0]=FFh,00h,AAh or 55h. And afterwards CS# is raised or issuing FF command(CS# goes high -> CS# goes low -> sending 0xFF -> CS# goes high) instead of no toggling,the system then will escape from performance enhance mode and return to normal opertaion.In these cases,tSHSL=15ns(min) will be specified. While Program/Erase cycle is in progress, 4READ instruction is rejected without any impact on the Program/Erase current cycle. #### (13) Quad Read Mode (QREAD) The QREAD instruction enable quad throughput of Serial Flash in read mode. A Quad Enable (QE) bit of status Register must be set to "1" before seding the QREAD instruction. The address is latched on rising edge of SCLK, and data of every four bits (interleave on 4 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fQ. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single QREAD instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing QREAD instruction, the following data out will perform as 4-bit instead of previous 1-bit. The sequence of issuing QREAD instruction is: CS# goes low $\rightarrow$ sending QREAD instruction $\rightarrow$ 24-bit address on SIO0 $\rightarrow$ 8 dummy cycles $\rightarrow$ data out interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ to end QREAD operation can use CS# to high at any time during data out (see Figure 22 for Quad Read Mode Timing Waveform). While Program/Erase/Write Status Register cycle is in progress, QREAD instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. ### (14) Sector Erase (SE) The Sector Erase (SE) instruction is for erasing the data of the chosen sector to be "1". The instruction is used for any 4K-byte sector. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Sector Erase (SE). Any address of the sector (see table 3) is a valid address for Sector Erase (SE) instruction. The CS# must go high exactly at the byte boundary (the latest eighth of address byte been latched-in); otherwise, the instruction will be rejected and not executed. Address bits [Am-A12] (Am is the most significant address) select the sector address. The sequence of issuing SE instruction is: CS# goes low $\rightarrow$ sending SE instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ CS# goes high. (see Figure 26) The self-timed Sector Erase Cycle time (tSE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Sector Erase cycle is in progress. The WIP sets 1 during the tSE timing, and sets 0 when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the sector is protected, the Sector Erase (SE) instruction will not be executed on the sector. ### (15) Block Erase (BE) The Block Erase (BE) instruction is for erasing the data of the chosen block to be "1". The instruction is used for 64K-byte block erase operation. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Block Erase (BE). Any address of the block (see table 3) is a valid address for Block Erase (BE) instruction. The CS# must go high exactly at the byte boundary (the latest eighth of address byte been latched-in); otherwise, the instruction will be rejected and not executed. The sequence of issuing BE instruction is: CS# goes low $\rightarrow$ sending BE instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ CS# goes high. (see Figure 27) The self-timed Block Erase Cycle time (tBE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Sector Erase cycle is in progress. The WIP sets 1 during the tBE timing, and sets 0 when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the block is protected, the Block Erase (BE) instruction will not be executed on the block. ### (16) Chip Erase (CE) The Chip Erase (CE) instruction is for erasing the data of the whole chip to be "1". A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Chip Erase (CE). The CS# must go high exactly at the byte boundary, otherwise the instruction will be rejected and not executed. The sequence of issuing CE instruction is: CS# goes low→ sending CE instruction code→ CS# goes high. (see Figure 28) The self-timed Chip Erase Cycle time (tCE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Chip Erase cycle is in progress. The WIP sets 1 during the tCE timing, and sets 0 when Chip Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. ### (17) Page Program (PP) The Page Program (PP) instruction is for programming the memory to be "0". A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Page Program (PP). The device programs only the last 256 data bytes sent to the device. If the entire 256 data bytes are going to be programmed, A7-A0 (The eight least significant address bits) should be set to 0. If the eight least significant address bits (A7-A0) are not all 0, all transmitted data going beyond the end of the current page are programmed from the start address of the same page (from the address A7-A0 are all 0). If more than 256 bytes are sent to the device, the data of the last 256-byte is programmed at the request page and previous data will be disregarded. If less than 256 bytes are sent to the device, the data is programmed at the requested address of the page without effect on other address of the same page. The sequence of issuing PP instruction is: CS# goes low $\rightarrow$ sending PP instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ at least 1-byte on data on SI $\rightarrow$ CS# goes high. (see Figure 23) The CS# must be kept to low during the whole Page Program cycle; The CS# must go high exactly at the byte boundary (the latest eighth bit of data being latched in), otherwise the instruction will be rejected and will not be executed. The self-timed Page Program Cycle time (tPP) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Page Program cycle is in progress. The WIP sets 1 during the tPP timing, and sets 0 when Page Program Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the page is protected, the Page Program (PP) instruction will not be executed. #### (18) 4 x I/O Page Program (4PP) The Quad Page Program (4PP) instruction is for programming the memory to be "0". A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit. The Quad Page Programming takes four pins: SIO0, SIO1, SIO2, and SIO3 as address and data input, which can improve programer performance and the effectiveness of application of lower clock less than 20MHz. For system with faster clock, the Quad page program cannot provide more actual favors, because the required internal page program time is far more than the time data flows in. Therefore, we suggest that while executing this command (especially during sending data), user can slow the clock speed down to 20MHz below. The other function descriptions are as same as standard page program. The sequence of issuing 4PP instruction is: CS# goes low $\rightarrow$ sending 4PP instruction code $\rightarrow$ 3-byte address on SIO[3:0] $\rightarrow$ at least 1-byte on data on SIO[3:0] $\rightarrow$ CS# goes high. (see Figure 24) #### (19) Continuously program mode (CP mode) The CP mode may enhance program performance by automatically increasing address to the next higher address after each byte data has been programmed. The Continuously program (CP) instruction is for multiple byte program to Flash. A write Enable (WREN) instruction must execute to set the Write Enable Latch(WEL) bit before sending the Continuously program (CP) instruction. CS# requires to go high before CP instruction is executing. After CP instruction and address input, two bytes of data is input sequentially from MSB(bit7) to LSB(bit0). The first byte data will be programmed to the initial address range with A0=0 and second byte data with A0=1. If only one byte data is input, the CP mode will not process. If more than two bytes data are input, the additional data will be ignored and only two byte data are valid. The CP program instruction will be ignored and not affect the WEL bit if it is applied to a protected memory area. Any byte to be programmed should be in the erase state (FF) first. It will not roll over during the CP mode, once the last unprotected address has been reached, the chip will exit CP mode and reset write Enable Latch bit (WEL) as "0" and CP mode bit as "0". Please check the WIP bit status if it is not in write progress before entering next valid instruction. During CP mode, the valid commands are CP command (AD hex), WRDI command (04 hex), RDSR command (05 hex), and RDSCUR command (2B hex). And the WRDI command is valid after completion of a CP programming cycle, which means the WIP bit=0. The sequence of issuing CP instruction is: CS# high to low→ sending CP instruction code→ 3-byte address on SI-> Data Byte on SI→CS# goes high to low→sending CP instruction......→ last desired byte programmed or sending Write Disable (WRDI) instruction to end CP mode→ sending RDSR instruction to verify if CP mode is ended. (see Figure 25 of CP mode timing waveform) Three methods to detect the completion of a program cycle during CP mode: - 1) Software method-I: by checking WIP bit of Status Register to detect the completion of CP mode. - 2) Software method-II: by waiting for a tBP time out to determine if it may load next valid command or not. - 3) Hardware method: by writing ESRY (enable SO to output RY/BY#) instruction to detect the completion of a program cycle during CP mode. The ESRY instruction must be executed before CP mode execution. Once it is enable in CP mode, the CS# goes low will drive out the RY/BY# status on SO, "0" indicates busy stage, "1" indicates ready stage, SO pin outputs tri-state if CS# goes high. DSRY (disable SO to output RY/BY#) instruction to disable the SO to output RY/BY# and return to status register data output during CP mode. Please note that the ESRY/DSRY command are not accepted unless the completion of CP mode. #### (20) Deep Power-down (DP) The Deep Power-down (DP) instruction is for setting the device on the minimizing the power consumption (to entering the Deep Power-down mode), the standby current is reduced from ISB1 to ISB2). The Deep Power-down mode requires the Deep Power-down (DP) instruction to enter, during the Deep Power-down mode, the device is not active and all Write/Program/Erase instruction are ignored. When CS# goes high, it's only in standby mode not deep power-down mode. It's different from Standby mode. The sequence of issuing DP instruction is: CS# goes low→sending DP instruction code→ CS# goes high. (see Figure 29) Once the DP instruction is set, all instruction will be ignored except the Release from Deep Power-down mode (RDP) and Read Electronic Signature (RES) instruction. (those instructions allow the ID being reading out). When Power-down, the deep power-down mode automatically stops, and when power-up, the device automatically is in standby mode. For RDP instruction the CS# must go high exactly at the byte boundary (the latest eighth bit of instruction code been latched-in); otherwise, the instruction will not executed. As soon as Chip Select (CS#) goes high, a delay of tDP is required before entering the Deep Power-down mode and reducing the current to ISB2. #### (21) Release from Deep Power-down (RDP), Read Electronic Signature (RES) The Release from Deep Power-down (RDP) instruction is terminated by driving Chip Select (CS#) High. When Chip Select (CS#) is driven High, the device is put in the Stand-by Power mode. If the device was not previously in the Deep Power-down mode, the transition to the Stand-by Power mode is immediate. If the device was previously in the Deep Power-down mode, though, the transition to the Stand-by Power mode is delayed by tRES2, and Chip Select (CS#) must remain High for at least tRES2(max), as specified in Table 8. Once in the Stand-by Power mode, the device waits to be selected, so that it can receive, decode and execute instructions. RES instruction is for reading out the old style of 8-bit Electronic Signature, whose values are shown as table of ID Definitions. This is not the same as RDID instruction. It is not recommended to use for new design. For new design, please use RDID instruction. Even in Deep power-down mode, the RDP and RES are also allowed to be executed, only except the device is in progress of program/erase/write cycle; there's no effect on the current program/erase/write cycle in progress. The sequence is shown as Figure 30, 31. The RES instruction is ended by CS# goes high after the ID been read out at least once. The ID outputs repeatedly if continuously send the additional clock cycles on SCLK while CS# is at low. If the device was not previously in Deep Power-down mode, the device transition to standby mode is immediate. If the device was previously in Deep Power-down mode, there's a delay of tRES2 to transit to standby mode, and CS# must remain to high at least tRES2(max). Once in the standby mode, the device waits to be selected, so it can be receive, decode, and execute instruction. The RDP instruction is for releasing from Deep Power Down Mode. #### (22) Read Electronic Manufacturer ID & Device ID (REMS), (REMS2), (REMS4) The REMS, REMS2 & REMS4 instruction is an alternative to the Release from Power-down/Device ID instruction that provides both the JEDEC assigned manufacturer ID and the specific device ID. The REMS, REMS2 & REMS4 instruction is very similar to the Release from Power-down/Device ID instruction. The instruction is initiated by driving the CS# pin low and shift the instruction code "90h" or "EFh" or "DFh"followed by two dummy bytes and one bytes address (A7~A0). After which, the Manufacturer ID for MXIC (C2h) and the Device ID are shifted out on the falling edge of SCLK with most significant bit (MSB) first as shown in Figure 32. The Device ID values are listed in Table of ID Definitions. If the one-byte address is initially set to 01h, then the device ID will be read first and then followed by the Manufacturer ID. The Manufacturer and Device IDs can be read continuously, alternating from one to the other. The instruction is completed by driving CS# high. #### **Table 5. ID Definitions** | RDID Command | manufacturer ID | memory type | memory density | | | | | |-------------------|---------------------------|-------------|----------------|--|--|--|--| | RDID Command | C2 | 9E | 16 | | | | | | RES Command | electronic ID | | | | | | | | RES Command | 9E | | | | | | | | REMS/REMS2/REMS4/ | manufacturer ID device ID | | | | | | | | Command | C2 | 9E | | | | | | #### (23) Enter Secured OTP (ENSO) The ENSO instruction is for entering the additional 4K-bit secured OTP mode. The additional 4K-bit secured OTP is independent from main array, which may use to store unique serial number for system identifier. After entering the Secured OTP mode, and then follow standard read or program, procedure to read out the data or update data. The Secured OTP data cannot be updated again once it is lock-down. The sequence of issuing ENSO instruction is: CS# goes low $\rightarrow$ sending ENSO instruction to enter Secured OTP mode $\rightarrow$ CS# goes high. Please note that WRSCUR commands is not acceptable during the access of secure OTP region, once security OTP is lock down, only read related commands are valid. #### (24) Exit Secured OTP (EXSO) The EXSO instruction is for exiting the additional 4K-bit secured OTP mode. The sequence of issuing EXSO instruction is: CS# goes low $\rightarrow$ sending EXSO instruction to exit Secured OTP mode $\rightarrow$ CS# goes high. #### (25) Read Security Register (RDSCUR) The RDSCUR instruction is for reading the value of Security Register bits. The Read Security Register can be read at any time (even in program/erase/write status register/write parameter register/write security register condition) and continuously. The sequence of issuing RDSCUR instruction is : CS# goes low $\rightarrow$ send ing RDSCUR instruction $\rightarrow$ Security Register data out on SO $\rightarrow$ CS# goes high. The definition of the Security Register bits is as below: **Secured OTP Indicator bit.** The Secured OTP indicator bit shows the chip is locked by factory before ex- factory or not. When it is "0", it indicates non- factory lock; "1" indicates factory- lock. **Lock-down Secured OTP (LDSO) bit.** By writing WRSCUR instruction, the LDSO bit may be set to "1" for customer lock-down purpose. However, once the bit is set to "1" (lock-down), the LDSO bit and the 4K-bit Secured OTP area cannot be update any more. While it is in 4K-bit secured OTP mode, array access is not allowed. **Continuously Program Mode (CP mode) bit.** The Continuously Program Mode bit indicates the status of CP mode, "0" indicates not in CP mode; "1" indicates in CP mode. **Table 6. Security Register Definition** | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | |--------------|--------------|--------------|------------------------------------------------------|--------------|--------------|----------------------------------------------------------------------------|------------------------------------------------| | x | х | х | Continuously<br>Program mode<br>(CP mode) | х | х | LDSO<br>(indicate if<br>lock-down | Secured OTP indicator bit | | reserved | reserved | reserved | 0=normal<br>Program mode<br>1=CP mode<br>(default=0) | reserved | reserved | 0 = not lock-<br>down<br>1 = lock-down<br>(cannot<br>program/erase<br>OTP) | 0 = non-factory<br>lock<br>1 = factory<br>lock | | volatile bit | volatile bit | volatile bit | volatile bit | volatile bit | volatile bit | non-volatile bit | non-volatile bit | ### (26) Write Security Register (WRSCUR) The WRSCUR instruction is for changing the values of Security Register Bits. The WREN instruction is not required before sending WRSCUR instruction. The WRSCUR instruction may change the values of bit1 (LDSO bit) for customer to lock-down the 4K-bit Secured OTP area. Once the LDSO bit is set to "1", the Secured OTP area cannot be updated any more. The sequence of issuing WRSCUR instruction is :CS# goes low $\rightarrow$ sending WRSCUR instruction $\rightarrow$ CS# goes high. The CS# must go high exactly at the boundary; otherwise, the instruction will be rejected and not executed. #### **POWER-ON STATE** The device is at below states when power-up: - Standby mode ( please note it is not deep power-down mode) - Write Enable Latch (WEL) bit is reset The device must not be selected during power-up and power-down stage unless the VCC achieves below correct level: - VCC minimum at power-up stage and then after a delay of tVSL - GND at power-down Please note that a pull-up resistor on CS# may ensure a safe and proper power-up/down level. An internal power-on reset (POR) circuit may protect the device from data corruption and inadvertent data change during power up state. For further protection on the device, if the VCC does not reach the VCC minimum level, the correct operation is not guaranteed. The read, write, erase, and program command should be sent after the time delay: - tVSL after VCC reached VCC minimum level The device can accept read command after VCC reached VCC minimum and a time delay of tVSL. Please refer to the figure of "power-up timing". #### Note: - To stabilize the VCC level, the VCC rail decoupled by a suitable capacitor close to package pins is recommended. (generally around 0.1uF) #### **ELECTRICAL SPECIFICATIONS** #### **ABSOLUTE MAXIMUM RATINGS** | RATING | VALUE | | | |-------------------------------|----------------|--|--| | Ambient Operating Temperature | -40°C to 85°C | | | | Storage Temperature | -65°C to 150°C | | | | Applied Input Voltage | -0.5V to 4.6V | | | | Applied Output Voltage | -0.5V to 4.6V | | | | VCC to Ground Potential | -0.5V to 4.6V | | | #### NOTICE: - 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is stress rating only and functional operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended period may affect reliability. - 2. Specifications contained within the following tables are subject to change. - 3. During voltage transitions, all pins may overshoot Vss to -2.0V and Vcc to +2.0V for periods up to 20ns, see Figure 2, 3. Figure 2.Maximum Negative Overshoot Waveform **Figure 3. Maximum Positive Overshoot Waveform** #### CAPACITANCE TA = 25°C, f = 1.0 MHz | SYMBOL | PARAMETER | MIN. | TYP | MAX. | UNIT | CONDITIONS | |--------|--------------------|------|-----|------|------|------------| | CIN | Input Capacitance | | | 6 | pF | VIN = 0V | | COUT | Output Capacitance | | | 8 | pF | VOUT = 0V | ### Figure 4. INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL Figure 5. OUTPUT LOADING Table 7. DC CHARACTERISTICS (Temperature = -40°C to 85°C for Industrial grade, VCC = 2.7V ~ 3.6V) | SYMBOL | PARAMETER | NOTES | MIN. | MAX. | UNITS | TEST CONDITIONS | |--------|----------------------------------|-------|---------|---------|-------|------------------------------------------------------------------| | ILI | Input Load Current | 1 | | ± 2 | uA | VCC = VCC Max, VIN = VCC or GND | | ILO | Output Leakage Current | 1 | | ± 2 | uA | VCC = VCC Max, VIN = VCC or GND | | ISB1 | VCC Standby Current | 1 | | 20 | uA | VIN = VCC or GND, CS# = VCC | | ISB2 | Deep Power-down<br>Current | | | 20 | uA | VIN = VCC or GND, CS# = VCC | | | | | | 25 | mA | f=104MHz, fQ=75MHz (4 x I/O read)<br>SCLK=0.1VCC/0.9VCC, SO=Open | | ICC1 | VCC Read | 1 | | 20 | mA | f=66MHz, fT=75MHz (2 x I/O read)<br>SCLK=0.1VCC/0.9VCC, SO=Open | | | | | | 10 | mA | f=33MHz, SCLK=0.1VCC/0.9VCC,<br>SO=Open | | ICC2 | VCC Program Current<br>(PP) | 1 | | 20 | mA | Program in Progress, CS# = VCC | | ICC4 | VCC Sector Erase<br>Current (SE) | 1 | | 20 | mA | Erase in Progress, CS#=VCC | | ICC5 | VCC Chip Erase Current (CE) | 1 | | 20 | mA | Erase in Progress, CS#=VCC | | VIL | Input Low Voltage | | -0.5 | 0.3VCC | V | | | VIH | Input High Voltage | | 0.7VCC | VCC+0.4 | ٧ | | | VOL | Output Low Voltage | | | 0.4 | ٧ | IOL = 1.6mA | | VOH | Output High Voltage | | VCC-0.2 | | ٧ | IOH = -100uA | #### Notes: - 1. Typical values at VCC = 3.3V, T = 25°C. These currents are valid for all product versions (package and speeds). - 2. Typical value is calculated by simulation. ### Table 8. AC CHARACTERISTICS (Temperature = -40°C to 85°C for Industrial grade, VCC = 2.7V ~ 3.6V) | Symbol | Alt. | Parameter | | Min. | Тур. | Max. | Unit | |-----------|--------|---------------------------------------------------------|---------------------|------|------|------|------| | | | Clock Frequency for the following instr | ructions: | | | | | | fSCLK | fC | FAST_READ, PP, SE, BE, CE, DP, RE | S,RDP | D.C. | | 104 | MHz | | | | WREN, WRDI, RDID, RDSR, WRSR | | | | | | | fRSCLK | fR | Clock Frequency for READ instructions | | | 33 | MHz | | | ETCCL IV | fT | Clock Frequency for 2READ, DREAD | instructions | | | 75 | MHz | | fTSCLK | fQ | Clock Frequency for 4READ, QRAED | instructions | | | 75 | MHz | | fPSCLK | fP | Clock Frequency for 4PP operation | | | | 20 | MHz | | tCH(1) | tCLH | (Clock High Time — | =104MHz | 4.7 | | | ns | | 1011(1) | toli i | i ir | t=33MHz | 13 | | | ns | | tCL(1) | tCLL | ICIOCK LOW TIME | =104MHz | 4.7 | | | ns | | | | <u> </u> | t=33MHz | 13 | | | ns | | tCLCH(2) | | Clock Rise Time (3) (peak to peak) | | 0.1 | | | V/ns | | tCHCL(2) | | Clock Fall Time (3) (peak to peak) | | 0.1 | | | V/ns | | tSLCH | tCSS | CS# Active Setup Time (relative to SCI | | 5 | | | ns | | tCHSL | | CS# Not Active Hold Time (relative to S | 5 | | | ns | | | tDVCH | tDSU | Data In Setup Time | 2 | | | ns | | | tCHDX | tDH | Data In Hold Time | 5 | | | ns | | | tCHSH | | CS# Active Hold Time (relative to SCLI | 5 | | | ns | | | tSHCH | | CS# Not Active Setup Time (relative to | SCLK) | 5 | | | ns | | tSHSI (3) | +CSH | ICS# Docologt Limo | ead | 15 | | | ns | | torioL(o) | 10011 | VV | rite/Erase/Program | 50 | | | ns | | tSHQZ(2) | tDIS | · · | 7V-3.6V | | | 10/8 | ns | | 101102(2) | 15.0 | <u> </u> | 0V-3.6V | | | 8/6 | ns | | tCLQV | tV | · · | 7V-3.6V | | | 10/8 | ns | | | | Loading: 30pF/15pF 3.0 | 0V-3.6V | | | 8/6 | ns | | tCLQX | tHO | Output Hold Time | | 0 | | | ns | | tWHSL(4) | | Write Protect Setup Time | | 20 | | | ns | | tSHWL(4) | | Write Protect Hold Time | | 100 | | | ns | | tDP(2) | | CS# High to Deep Power-down Mode | | | | 10 | us | | tRES1(2) | | CS# High to Standby Mode without E | lectronic Signature | | | 8.8 | 0 | | INEST(2) | | Read | | | | 0.0 | us | | tRES2(2) | | CS# High to Standby Mode with Electronic Signature Read | | | | 8.8 | 0 | | IRESZ(Z) | | | | | | 0.0 | us | | tU | | Chip Unprotect Time | | 40 | 100 | ms | | | tBP | | Byte-Program | | 9 | 300 | us | | | tPP | | Page Program Cycle Time | | 1.4 | 5 | ms | | | tSE | | Sector Erase Cycle Time | | 60 | 300 | ms | | | tBE | | Block Erase Cycle Time | | 0.7 | 2 | s | | | tCE | | Chip Erase Cycle Time | | | 25 | 50 | S | #### Notes: - 1. tCH + tCL must be greater than or equal to 1/ f (fC or fR). - 2. Value guaranteed by characterization, not 100% tested in production. - 3. tSHSL=15ns from read instruction, tSHSL=50ns from Write/Erase/Program instruction. - 4. Test condition is shown as Figure 4, 5. # **Timing Analysis** ### Figure 6. Serial Input Timing Figure 7. Output Timing Figure 8. WP# Setup Timing and Hold Timing Figure 9. Write Enable (WREN) Sequence (Command 06) Figure 10. Write Disable (WRDI) Sequence (Command 04) Figure 11. Read Identification (RDID) Sequence (Command 9F) Figure 12. Read Status Register (RDSR) Sequence (Command 05) Figure 13. Block Write Lock Protection (BLOCKP) Sequence (Command E2) Figure 14. Chip Unprotect (UNLOCK) Sequence (Command F3) Figure 15. Read Data Bytes (READ) Sequence (Command 03) Figure 16. Read Block Protection Lock Status (RDBLOCK) Sequence (Command FB) Figure 17. Read at Higher Speed (FAST\_READ) Sequence (Command 0B) Figure 18. 2 x I/O Read Mode Sequence (Command BB) Figure 19. Dual Read Mode Sequence (Command 3B) Figure 20. 4 x I/O Read Mode Sequence (Command EB) ## Note: - 1. Hi-impedance is inhibited for the two clock cycles. - 2. P7≠P3, P6≠P2, P5≠P1 & P4≠P0 (Toggling) is inhibited. P/N: PM1431 REV. 1.1, SEP. 09, 2010 Figure 21. 4 x I/O Read enhance performance Mode Sequence (Command EB) Figure 22. Quad Read Mode Sequence (Command 6B) Figure 23. Page Program (PP) Sequence (Command 02) Figure 24. 4 x I/O Page Program (4PP) Sequence (Command 38) Figure 25. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD) Note: (1) During CP mode, the valid commands are CP command (AD hex), WRDI command (04 hex), RDSR command (05 hex), and RDSCUR command (2B hex). - (2) Once an internal programming operation begins, CS# goes low will drive the status on the SO pin and CS# goes high will return the SO pin to tri-state. - (3) To end the CP mode, either reaching the highest unprotected address or sending Write Disable (WRDI) command (04 hex) may achieve it and then it is recommended to send RDSR command (05 hex) to verify if CP mode is ended. Figure 26. Sector Erase (SE) Sequence (Command 20) Note: SE command is 20(hex). Figure 27. Block Erase (BE) Sequence (Command D8) Note: BE command is D8(hex). Figure 28. Chip Erase (CE) Sequence (Command 60 or C7) Note: CE command is 60(hex) or C7(hex). Figure 29. Deep Power-down (DP) Sequence (Command B9) Figure 30. Release from Deep Power-down and Read Electronic Signature (RES) Sequence (Command AB) Figure 31. Release from Deep Power-down (RDP) Sequence (Command AB) Figure 32. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF) #### Notes: - (1) ADD=00H will output the manufacturer's ID first and ADD=01H will output device ID first - (2) Instruction is either 90(hex) or EF(hex) or DF(hex). Figure 33. Power-up Timing Note: VCC (max.) is 3.6V and VCC (min.) is 2.7V. **Table 9. Power-Up Timing** | Symbol | Parameter | Min. | Max. | Unit | |---------|---------------------|------|------|------| | tVSL(1) | VCC(min) to CS# low | 200 | | us | Note: 1. The parameter is characterized only. ## **INITIAL DELIVERY STATE** The device is delivered with the memory array erased: all bits are set to 1 (each byte contains FFh). The Status Register contains 00h (all Status Register bits are 0). #### **OPERATING CONDITIONS** ## At Device Power-Up and Power-Down AC timing illustrated in Figure 34 and Figure 35 are for the supply voltages and the control signals at device power-up and power-down. If the timing in the figures is ignored, the device will not operate correctly. During power-up and power-down, CS# needs to follow the voltage applied on VCC to keep the device not to be selected. The CS# can be driven low when VCC reach Vcc(min.) and wait a period of tVSL. Figure 34. AC Timing at Device Power-Up | Symbol | Parameter | Notes | Min. | Max. | Unit | |--------|---------------|-------|------|--------|------| | tVR | VCC Rise Time | 1 | 20 | 500000 | us/V | #### Notes: - 1. Sampled, not 100% tested. - 2. For AC spec tCHSL, tSLCH, tDVCH, tCHDX, tSHSL, tCHSH, tSHCH, tCHCL, tCLCH in the figure, please refer to "AC CHARACTERISTICS" table. P/N: PM1431 REV. 1.1, SEP. 09, 2010 # Figure 35. Power-Down Sequence During power-down, CS# needs to follow the voltage drop on VCC to avoid mis-operation. ## **ERASE AND PROGRAMMING PERFORMANCE** | PARAMETER | Min. | TYP. (1) | Max. (2) | UNIT | |----------------------------------------------|------|----------|----------|--------| | Chip Unprotect | | 40 | 100 | ms | | Sector Erase Cycle Time | | 60 | 300 | ms | | Block Erase Cycle Time | | 0.7 | 2 | S | | Chip Erase Cycle Time | | 25 | 50 | S | | Byte Program Time (via page program command) | | 9 | 300 | us | | Page Program Cycle Time | | 1.4 | 5 | ms | | Erase/Program Cycle | | 100,000 | | cycles | | Block Write Lock Protection | | 9 | 300 | us | ## Note: - 1. Typical program and erase time assumes the following conditions: 25°C, 3.3V, and checker board pattern. - 2. Under worst conditions of 85°C and 2.7V. - 3. System-level overhead is the time required to execute the first-bus-cycle sequence for the programming command. - 4. Erase/Program cycles comply with JEDEC: JESD-47 & JESD22-A117 standard. ## **DATA RETENTION** | PARAMETER Condition | | Min. | Max. | UNIT | |---------------------|------|------|------|-------| | Data retention | 55°C | 20 | | years | ## LATCH-UP CHARACTERISTICS | | MIN. | MAX. | |-------------------------------------------------------------------------------|--------|------------| | Input Voltage with respect to GND on all power pins, SI, CS# | -1.0V | 2 VCCmax | | Input Voltage with respect to GND on SO | -1.0V | VCC + 1.0V | | Current | -100mA | +100mA | | Includes all pins except VCC. Test conditions: VCC = 3.0V, one pin at a time. | | • | # **ORDERING INFORMATION** | PART NO. | CLOCK<br>(MHz) | OPERATING<br>CURRENT<br>MAX. (mA) | STANDBY<br>CURRENT<br>MAX. (uA) | TEMPERATURE | PACKAGE | Remark | |-------------------|----------------|-----------------------------------|---------------------------------|-------------|---------------------|---------| | MX25L3255DM2I-10G | 104 | 25 | 20 | -40°C~85°C | 8-SOP<br>(200mil) | Pb-free | | MX25L3255DXCI-10G | 104 | 25 | 20 | -40°C~85°C | 24-BGA<br>(6mmx8mm) | Pb-free | ## PART NAME DESCRIPTION # **PACKAGE INFORMATION** Doc. Title: Package Outline for SOP 8L 200MIL (official name - 209MIL) Dimensions (inch dimensions are derived from the original mm dimensions) | SY<br>UNIT | MBOL | A | <b>A</b> 1 | <b>A2</b> | b | С | D | E | E1 | е | L | L1 | s | θ | |------------|------|-------|------------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---| | | Min. | | 0.05 | 1.70 | 0.36 | 0.19 | 5.13 | 7.70 | 5.18 | Ì | 0.50 | 1.21 | 0.62 | 0 | | mm | Nom. | | 0.15 | 1.80 | 0.41 | 0.20 | 5.23 | 7.90 | 5.28 | 1.27 | 0.65 | 1.31 | 0.74 | 5 | | | Max. | 2.16 | 0.20 | 1.91 | 0.51 | 0.25 | 5.33 | 8.10 | 5.38 | l | 0.80 | 1.41 | 0.88 | 8 | | | Min. | | 0.002 | 0.067 | 0.014 | 0.007 | 0.202 | 0.303 | 0.204 | | 0.020 | 0.048 | 0.024 | 0 | | Inch | Nom. | | 0.006 | 0.071 | 0.016 | 0.008 | 0.206 | 0.311 | 0.208 | 0.050 | 0.026 | 0.052 | 0.029 | 5 | | | Max. | 0.085 | 0.008 | 0.075 | 0.020 | 0.010 | 0.210 | 0.319 | 0.212 | H | 0.031 | 0.056 | 0.035 | 8 | | Dwg. No. | Davision | | Refe | erence | | |-----------|----------|-------|------|--------|--| | | Revision | JEDEC | EIAJ | | | | 6110-1406 | 2 | | | | | Doc. Title: Package Outline for CSP 24BALL (6x8x1.2MM, BALL PITCH 1.0MM, BALL DIAMETER 0.4MM) Dimensions (inch dimensions are derived from the original mm dimensions) | SY<br>UNIT | MBOL | Α | <b>A</b> 1 | A2 | b | D | D1 | E | E1 | е | |------------|------|-------|------------|-------|-------|-------|-------|-------|-------|-------| | | Min. | _ | 0.25 | 0.65 | 0.35 | 5.90 | _ | 7.90 | _ | | | mm | Nom. | - | 0.30 | | 0.40 | 6.00 | 3.00 | 8.00 | 5.00 | 1.00 | | | Max. | 1.20 | 0.35 | | 0.45 | 6.10 | _ | 8.10 | _ | | | | Min. | _ | 0.010 | 0.026 | 0.014 | 0.232 | _ | 0.311 | _ | | | Inch | Nom. | _ | 0.012 | | 0.016 | 0.236 | 0.120 | 0.315 | 0.200 | 0.039 | | | Max. | 0.047 | 0.014 | | 0.018 | 0.240 | _ | 0.319 | _ | | | Dwg. No. | Davisian | | Refe | erence | | |-----------|----------|--------|------|--------|--| | | Revision | JEDEC | EIAJ | | | | 6110-4257 | 1 | MO-216 | | | | # **REVISION HISTORY** | Revision No. 0.01 | <b>Description</b> 1. Added 24-ball BGA package | <b>Page</b><br>P6,8,45,46<br>P48 | <b>Date</b> DEC/10/2008 | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------| | 0.02 | <ol> <li>Added Read Block Write Lock status (RDBLOCK)</li> <li>Modified Figure 19. 4 x I/O Read Mode Sequence (Command EB)</li> <li>Removed "Low Vcc write inhibit" function</li> </ol> | P16,18,34 | MAR/11/2009 | | | 2. Changed "ADVANCED INFORMATION" into "Preliminary" 3. Revised Read Status Register and added QE/SRWD bit 4. Revised AC characteristics: tCH (1) and tCl. (1) 5/5 to 4.5/4.5 | 47,51<br>P5<br>P18 | | | | <ul> <li>4. Revised AC charateristics: tCH (1) and tCL (1) 5/5 to 4.5/4.5</li> <li>5. Removed "Advanced information"</li> <li>6. Removed QE bit/SRWD bit status register information</li> </ul> | P30<br>P45-46<br>P18,22 | | | | 7. Removed ICC3 8. Modified tCH/tCL from 4.5/4.5ns to 4.7/4.7ns 9. Modified data retention from 10 years to 20 years | P29<br>P30<br>P5 | | | 0.03 | Aligned to complete version | | MAR/13/2009 | | 1.0 | Removed "Preliminary" | P5 | MAR/18/2010 | | | 2. Corrected wrong memory type ID data | P17 | | | | 3. Removed loading from clock rate | P5,28,30 | | | | 4. Removed undefined spec: tQLQH and tQHQL | P31 | | | | 5. Modified Figure 32. AC Timing at Device Power-Up | P43 | | | 1.1 | Added Figure 33. Power-Down Sequence Added DREAD mode/QREAD mode | P44 | SED/00/2010 | | 1.1 | 1. Added DREAD Mode/QREAD Mode | P3, 14, 15,20<br>P21,37,39 | SEP/09/2010 | | | 2. Modified Storage Temperature from -55°C to 125°C to -65°C to 150°C | P21,37,39<br>P28 | | | | 3. Modified Figure 26 | P41 | | | | 4. Added table for DATA RETENTION | P47 | | Macronix's products are not designed, manufactured, or intended for use for any high risk applications in which the failure of a single component could cause death, personal injury, severe physical damage, or other substantial harm to persons or property, such as life-support systems, high temperature automotive, medical, aircraft and military application. Macronix and its suppliers will not be liable to you and/or any third party for any claims, injuries or damages that may be incurred due to use of Macronix's products in the prohibited applications. Copyright© Macronix International Co., Ltd. 2008~2010. All Rights Reserved. Macronix, MXIC, MXIC Logo, MX Logo, MXSMIO, are trademarks or registered trademarks of Macronix International Co., Ltd.. The names and brands of other companies are for identification purposes only and may be claimed as the property of the respective companies. For the contact and order information, please visit Macronix's Web site at: http://www.macronix.com MACRONIX INTERNATIONAL CO., LTD. reserves the right to change product and specifications without notice.